Patents by Inventor Shu-Chin Chuang

Shu-Chin Chuang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11863149
    Abstract: A signal transmitter includes a plurality of driver slices. Each of the driver slices includes a driving circuit, a plurality of first transistors, and a plurality of second transistors. The driving circuit receives an input signal and outputting an output signal. The first transistors provide a first impedance according to signals on gate terminals of the first transistors. The second transistors provide a second impedance according to signals on gate terminals of the second transistors. Each of the gate terminals of the first transistors and the second transistors is selectively coupled to a bias voltage which controls the corresponding first transistor or second transistor to operate in a triode region, or coupled to a predetermined voltage which controls the corresponding first transistor or second transistor to behave as a switch.
    Type: Grant
    Filed: March 30, 2022
    Date of Patent: January 2, 2024
    Assignee: Novatek Microelectronics Corp.
    Inventors: Shu-Chin Chuang, Shih-Chun Lin, Ming-Hung Chien
  • Publication number: 20230318578
    Abstract: A signal transmitter includes a plurality of driver slices. Each of the driver slices includes a driving circuit, a plurality of first transistors, and a plurality of second transistors. The driving circuit receives an input signal and outputting an output signal. The first transistors provide a first impedance according to signals on gate terminals of the first transistors. The second transistors provide a second impedance according to signals on gate terminals of the second transistors. Each of the gate terminals of the first transistors and the second transistors is selectively coupled to a bias voltage which controls the corresponding first transistor or second transistor to operate in a triode region, or coupled to a predetermined voltage which controls the corresponding first transistor or second transistor to behave as a switch.
    Type: Application
    Filed: March 30, 2022
    Publication date: October 5, 2023
    Applicant: Novatek Microelectronics Corp.
    Inventors: Shu-Chin Chuang, Shih-Chun Lin, Ming-Hung Chien
  • Patent number: 10999107
    Abstract: A voltage mode transmitter includes a first output terminal, a second output terminal, and a plurality switch-resistor units between the first output terminal and a first voltage source, between the second output terminal and the first voltage source, between the first output terminal and a second voltage source, and between the second output terminal and the second voltage source. Each switch-resistor unit includes a switch and a resistor connected in series. The switches of the switch-resistor units are controlled such that a common-mode voltage of a differential signal outputted at the first and second output terminals deviates from an average of voltages provided by the first and second voltage sources.
    Type: Grant
    Filed: June 12, 2020
    Date of Patent: May 4, 2021
    Assignee: Novatek Microelectronics Corp.
    Inventors: Shih-Chun Lin, Ming-Hung Chien, Shu-Chin Chuang
  • Patent number: 8860478
    Abstract: The invention provides a phase-locked loop with loop gain calibration and methods for measuring an oscillator gain, gain calibration and jitter measurement for a phase-locked loop. The method for measuring an oscillator gain of a phase-locked loop includes the steps of providing a varying code at an input end of the oscillator; outputting excess reference phase information by a reference phase integral path and outputting excess feedback phase information based on the varying code by a feedback phase integral path; and obtaining an estimated gain information of the oscillator based on the excess reference phase information and the excess feedback phase information.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: October 14, 2014
    Assignee: National Chiao Tung University
    Inventors: Wei-Zen Chen, Shu-Chin Chuang
  • Publication number: 20140077849
    Abstract: The invention provides a phase-locked loop with loop gain calibration and methods for measuring an oscillator gain, gain calibration and jitter measurement for a phase-locked loop. The method for measuring an oscillator gain of a phase-locked loop includes the steps of providing a varying code at an input end of the oscillator; outputting excess reference phase information by a reference phase integral path and outputting excess feedback phase information based on the varying code by a feedback phase integral path; and obtaining an estimated gain information of the oscillator based on the excess reference phase information and the excess feedback phase information.
    Type: Application
    Filed: March 15, 2013
    Publication date: March 20, 2014
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: Wei-Zen Chen, Shu-Chin Chuang