Patents by Inventor Shun-Tsat TU
Shun-Tsat TU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11978706Abstract: An electronic package structure, an electronic substrate, and a method of manufacturing an electronic package structure are provided. The electronic package structure includes a substrate. The substrate includes a bonding region and an alignment structure. The bonding region is located at a side of the substrate and configured to bond with an electronic component. The alignment structure is located at the side of the substrate and out of the bonding region and configured to providing a fiducial mark for position-aligning, wherein the alignment structure comprises a first region and a second region visually distinct from the first region.Type: GrantFiled: August 27, 2021Date of Patent: May 7, 2024Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shun-Tsat Tu, Pei-Jen Lo
-
Patent number: 11749593Abstract: An electronic structure, an electronic package structure and method of manufacturing an electronic device are provided. The electronic structure includes a carrier and a protection layer. The carrier includes a first pad, a second pad and a first dielectric layer. The first pad is at a side of the carrier and configured to bond with a conductive pad. The second pad is at the side of carrier and configured to electrically connect an exterior circuit. The first dielectric layer includes a first portion around the first pad and a second portion around the second pad, wherein a top surface of the first portion and a top surface of the second portion are substantially coplanar. The protection layer is on the second pad and covers the second pad.Type: GrantFiled: July 16, 2021Date of Patent: September 5, 2023Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventor: Shun-Tsat Tu
-
Publication number: 20230061684Abstract: An electronic package structure, an electronic substrate, and a method of manufacturing an electronic package structure are provided. The electronic package structure includes a substrate. The substrate includes a bonding region and an alignment structure. The bonding region is located at a side of the substrate and configured to bond with an electronic component. The alignment structure is located at the side of the substrate and out of the bonding region and configured to providing a fiducial mark for position-aligning, wherein the alignment structure comprises a first region and a second region visually distinct from the first region.Type: ApplicationFiled: August 27, 2021Publication date: March 2, 2023Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shun-Tsat TU, Pei-Jen LO
-
Patent number: 11594506Abstract: A semiconductor package is provided. The semiconductor package includes a first conductive layer, a plurality of first conductive pads, a plurality of second conductive pads, and a first dielectric layer. The first conductive pads are electrically connected to the first conductive layer. The second conductive pads are electrically disconnected from the first conductive layer.Type: GrantFiled: September 23, 2020Date of Patent: February 28, 2023Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Pei-Jen Lo, Shun-Tsat Tu, Cheng-En Weng
-
Publication number: 20230018762Abstract: An electronic structure, an electronic package structure and method of manufacturing an electronic device are provided. The electronic structure includes a carrier and a protection layer. The carrier includes a first pad, a second pad and a first dielectric layer. The first pad is at a side of the carrier and configured to bond with a conductive pad. The second pad is at the side of carrier and configured to electrically connect an exterior circuit. The first dielectric layer includes a first portion around the first pad and a second portion around the second pad, wherein a top surface of the first portion and a top surface of the second portion are substantially coplanar. The protection layer is on the second pad and covers the second pad.Type: ApplicationFiled: July 16, 2021Publication date: January 19, 2023Applicant: Advanced Semiconductor Engineering, Inc.Inventor: Shun-Tsat TU
-
Patent number: 11538756Abstract: A bonding structure is provided. The bonding structure includes a conductive layer, a seed layer, and a nanotwinned copper (NT-Cu) layer. The seed layer is disposed on the conductive layer. The NT-Cu layer is disposed on the seed layer. The NT-Cu layer has anisotropic crystal structure.Type: GrantFiled: September 16, 2020Date of Patent: December 27, 2022Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shun-Tsat Tu, Pei-Jen Lo, Chien-Han Chiu
-
Patent number: 11393776Abstract: A semiconductor device package includes a substrate, a first coil, a dielectric layer and a second coil. The first coil is disposed on the substrate. The first coil includes a first conductive segment and a second conductive segment. The dielectric layer covers the first conductive segment of the first coil and the second conductive segment of the first coil and defines a first recess between the first conductive segment of the first coil and the second conductive segment of the first coil. The second coil is disposed on the dielectric layer. The second coil has a first conductive segment disposed within the first recess.Type: GrantFiled: May 17, 2018Date of Patent: July 19, 2022Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shun-Tsat Tu, Pei-Jen Lo, Yan-Si Lin, Chien-Chi Kuo
-
Publication number: 20220093548Abstract: A semiconductor package is provided. The semiconductor package includes a first conductive layer, a plurality of first conductive pads, a plurality of second conductive pads, and a first dielectric layer. The first conductive pads are electrically connected to the first conductive layer. The second conductive pads are electrically disconnected from the first conductive layer.Type: ApplicationFiled: September 23, 2020Publication date: March 24, 2022Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Pei-Jen LO, Shun-Tsat TU, Cheng-En WENG
-
Publication number: 20220084951Abstract: A bonding structure is provided. The bonding structure includes a conductive layer, a seed layer, and a nanotwinned copper (NT-Cu) layer. The seed layer is disposed on the conductive layer. The NT-Cu layer is disposed on the seed layer. The NT-Cu layer has anisotropic crystal structure.Type: ApplicationFiled: September 16, 2020Publication date: March 17, 2022Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shun-Tsat TU, Pei-Jen LO, Chien-Han CHIU
-
Publication number: 20210320038Abstract: The present disclosure provides a semiconductor device package. The semiconductor device package includes a substrate having a central region and a periphery surrounding the central region, and an electronic component disposed on the substrate. The substrate includes a plurality of testing contacts disposed within the periphery and spaced apart from each other. The electronic component includes a dummy pad. The dummy pad covers two of the plurality of the testing contacts and laterally spaced apart from the other of the plurality of the testing contacts. A method of semiconductor device package alignment inspection is also provided.Type: ApplicationFiled: April 9, 2020Publication date: October 14, 2021Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Ting Wei HSU, Pei-Jen LO, Shun-Tsat TU
-
Patent number: 11114370Abstract: A semiconductor device package includes a substrate, a redistribution structure, a conductive pad, a conductive element, and a conductive via. The redistribution structure is disposed over the substrate and includes a first dielectric layer and a first conductive layer. The conductive pad is disposed on a first surface of the first dielectric layer. The conductive element is disposed in the first dielectric layer and is electrically connected to the conductive pad. The conductive via extends from the conductive pad toward the substrate through the conductive element and the first dielectric layer. The first conductive layer is separated from the conductive via.Type: GrantFiled: November 5, 2019Date of Patent: September 7, 2021Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shun-Tsat Tu, Hong-Jyun Lin, Yi Tong Chiu, Yi Chun Wu
-
Patent number: 11011491Abstract: A semiconductor device package includes a connection structure having a first portion and a second portion extending from the first portion, the second portion having a width less than the first portion; and a dielectric layer surrounding the connection structure, wherein the dielectric layer and the second portion of the connection structure defines a space.Type: GrantFiled: September 6, 2019Date of Patent: May 18, 2021Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shun-Tsat Tu, Pei-Jen Lo, Fong Ren Sie, Cheng-En Weng, Min Lung Huang
-
Publication number: 20210134712Abstract: A semiconductor device package includes a substrate, a redistribution structure, a conductive pad, a conductive element, and a conductive via. The redistribution structure is disposed over the substrate and includes a first dielectric layer and a first conductive layer. The conductive pad is disposed on a first surface of the first dielectric layer. The conductive element is disposed in the first dielectric layer and is electrically connected to the conductive pad. The conductive via extends from the conductive pad toward the substrate through the conductive element and the first dielectric layer. The first conductive layer is separated from the conductive via.Type: ApplicationFiled: November 5, 2019Publication date: May 6, 2021Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shun-Tsat TU, Hong-Jyun LIN, Yi Tong CHIU, Yi Chun WU
-
Publication number: 20210074669Abstract: A semiconductor device package includes a connection structure having a first portion and a second portion extending from the first portion, the second portion having a width less than the first portion; and a dielectric layer surrounding the connection structure, wherein the dielectric layer and the second portion of the connection structure defines a space.Type: ApplicationFiled: September 6, 2019Publication date: March 11, 2021Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shun-Tsat TU, Pei-Jen LO, Fong Ren SIE, Cheng-En WENG, Min Lung HUANG
-
Publication number: 20200381364Abstract: A semiconductor package structure includes a substrate having a patterned surface, the patterned surface including a first region and a second region, wherein a first line width in the first region is smaller than a second line width in the second region. The semiconductor package structure further includes a first die hybrid-bonded to the first region through conductive features adapted for the first line width, and a second die bonded to the second region through conductive features adapted for the second line width. The manufacturing operations of the semiconductor package structure are also disclosed.Type: ApplicationFiled: May 28, 2019Publication date: December 3, 2020Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shun-Tsat TU, Chunku KUO, Ya-Tian HOU, Tsung-Chieh KUO
-
Patent number: 10854553Abstract: A semiconductor package structure includes a substrate having a patterned surface, the patterned surface including a first region and a second region, wherein a first line width in the first region is smaller than a second line width in the second region. The semiconductor package structure further includes a first die hybrid-bonded to the first region through conductive features adapted for the first line width, and a second die bonded to the second region through conductive features adapted for the second line width. The manufacturing operations of the semiconductor package structure are also disclosed.Type: GrantFiled: May 28, 2019Date of Patent: December 1, 2020Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shun-Tsat Tu, Chunku Kuo, Ya-Tian Hou, Tsung-Chieh Kuo
-
Patent number: 10811347Abstract: A semiconductor device package is provided, which includes a semiconductor device, a redistribution layer, an under bump metallurgy (UBM) structure, a passivation layer and a protection layer. The semiconductor device has an active surface. The redistribution layer is disposed on the active surface of the semiconductor device and electrically connected to the semiconductor device. The UBM structure is disposed on the redistribution layer. The passivation layer is disposed on the redistribution layer and surrounding the UBM structure and having a first surface. The protection layer is disposed on the redistribution layer and having a first surface. The first surface of the passivation layer is substantially coplanar with the first surface of the protection layer.Type: GrantFiled: December 27, 2018Date of Patent: October 20, 2020Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventor: Shun-Tsat Tu
-
Publication number: 20200211942Abstract: A semiconductor device package is provided, which includes a semiconductor device, a redistribution layer, an under bump metallurgy (UBM) structure, a passivation layer and a protection layer. The semiconductor device has an active surface. The redistribution layer is disposed on the active surface of the semiconductor device and electrically connected to the semiconductor device. The UBM structure is disposed on the redistribution layer. The passivation layer is disposed on the redistribution layer and surrounding the UBM structure and having a first surface. The protection layer is disposed on the redistribution layer and having a first surface. The first surface of the passivation layer is substantially coplanar with the first surface of the protection layer.Type: ApplicationFiled: December 27, 2018Publication date: July 2, 2020Applicant: Advanced Semiconductor Engineering, Inc.Inventor: Shun-Tsat TU
-
Publication number: 20190355676Abstract: A semiconductor device package includes a substrate, a first coil, a dielectric layer and a second coil. The first coil is disposed on the substrate. The first coil includes a first conductive segment and a second conductive segment. The dielectric layer covers the first conductive segment of the first coil and the second conductive segment of the first coil and defines a first recess between the first conductive segment of the first coil and the second conductive segment of the first coil. The second coil is disposed on the dielectric layer. The second coil has a first conductive segment disposed within the first recess.Type: ApplicationFiled: May 17, 2018Publication date: November 21, 2019Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shun-Tsat TU, Pei-Jen LO, Yan-Si LIN, Chien-Chi KUO