Patents by Inventor Sifei AI

Sifei AI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12272303
    Abstract: The present disclosure provides a driving circuitry, a driving method, a driving module, and a display device. The driving circuitry includes a driving signal generation circuitry, a gating circuitry, an output control circuitry and an output circuitry. The driving signal generation circuitry is configured to perform a shifting operation on an (N?1)th-level driving signal to obtain an Nth-level driving signal. The gating circuitry is configured to write a gating input signal into a first node under the control of a gating control signal. The output control circuitry is configured to perform an NAND operation on the Nth-level driving signal and a potential at a second end of the output control circuitry to obtain a first output signal. The output circuitry is configured to perform phase inversion on the first output signal to obtain and provide an output driving signal through an output driving end, where N is a positive integer.
    Type: Grant
    Filed: May 23, 2023
    Date of Patent: April 8, 2025
    Assignees: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., BOE TECHNOLOGY GROUP CO., LTD.
    Inventors: Ziyang Yu, Haijun Qiu, Ming Hu, Zhiliang Jiang, Tianyi Cheng, Jianpeng Wu, Mengqi Wang, Qi Wei, Wenbo Chen, Tiaomei Zhang, Sifei Ai, Cong Liu, Qian Xu
  • Publication number: 20250078740
    Abstract: The present disclosure provides a driving circuitry, a driving method, a driving module, and a display device. The driving circuitry includes a driving signal generation circuitry, a gating circuitry, an output control circuitry and an output circuitry. The driving signal generation circuitry is configured to perform a shifting operation on an (N?1)th-level driving signal to obtain an Nth-level driving signal. The gating circuitry is configured to write a gating input signal into a first node under the control of a gating control signal. The output control circuitry is configured to perform an NAND operation on the Nth-level driving signal and a potential at a second end of the output control circuitry to obtain a first output signal. The output circuitry is configured to perform phase inversion on the first output signal to obtain and provide an output driving signal through an output driving end, where N is a positive integer.
    Type: Application
    Filed: May 23, 2023
    Publication date: March 6, 2025
    Inventors: Ziyang YU, Haijun QIU, Ming HU, Zhiliang JIANG, Tianyi CHENG, Jianpeng WU, Mengqi WANG, Qi WEI, Wenbo CHEN, Tiaomei ZHANG, Sifei AI, Cong LIU, Qian XU
  • Publication number: 20250078739
    Abstract: A driving circuit includes a driving signal generation circuit, a gating circuit, an output control circuit, a voltage control circuit and an output circuit; the driving signal generation circuit generates the Nth stage of driving signal; the gating circuit writes a gating input signal into the first node under the control of a gating control signal; the output control circuit connects the first control node and the second node under the control of a potential of the first node; the voltage control circuit controls a potential of the second node according to the potential of the first node; the output circuit connects the output driving terminal and the first voltage terminal under the control of the potential of the second node, and connects the output driving terminal and the second voltage terminal under the control of the potential of the second control node; N is a positive integer.
    Type: Application
    Filed: December 19, 2022
    Publication date: March 6, 2025
    Applicants: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., BOE TECHNOLOGY GROUP CO., LTD.
    Inventors: Ziyang Yu, Haijun Qiu, Ming Hu, Zhiliang Jiang, Tianyi Cheng, Jianpeng Wu, Qingqing Yan, Xiangnan Pan, Qing He, Quanyong Gu, Sifei Ai, Junhao Jing, Xiang Luo
  • Patent number: 12112700
    Abstract: Disclosed is a pixel circuit arranged in a display substrate, which comprises a first driving mode and a second driving mode. Content displayed in the display substrate comprises multiple display frames. In the first driving mode and the second driving mode, the display frames comprise refresh frames. A signal of a second scanning line is the same as that of a third scanning line. The time of which the signal of the second scanning line is an active level signal comprises a first refresh time period, a second refresh time period and a third refresh time period, which sequentially occur at intervals. During the second refresh time period, a signal of a first scanning line is an inactive level signal. The voltage of a signal at a reset voltage end is a positive voltage, and the voltage of a signal at a first initial voltage end is a negative voltage.
    Type: Grant
    Filed: July 29, 2022
    Date of Patent: October 8, 2024
    Assignees: Chengdu BOE Optoelectronics Technology Co., Ltd., BOE Technology Group Co., Ltd.
    Inventors: Tianyi Cheng, Haigang Qing, Hongda Cui, Sifei Ai, Guowei Zhao, Yang Yu, Li Wang, Baoyun Wu
  • Publication number: 20240078976
    Abstract: Disclosed is a pixel circuit arranged in a display substrate, which comprises a first driving mode and a second driving mode. Content displayed in the display substrate comprises multiple display frames. In the first driving mode and the second driving mode, the display frames comprise refresh frames. A signal of a second scanning line is the same as that of a third scanning line. The time of which the signal of the second scanning line is an active level signal comprises a first refresh time period, a second refresh time period and a third refresh time period, which sequentially occur at intervals. During the second refresh time period, a signal of a first scanning line is an inactive level signal. The voltage of a signal at a reset voltage end is a positive voltage, and the voltage of a signal at a first initial voltage end is a negative voltage.
    Type: Application
    Filed: July 29, 2022
    Publication date: March 7, 2024
    Inventors: Tianyi CHENG, Haigang QING, Hongda CUI, Sifei AI, Guowei ZHAO, Yang YU, Li WANG, Baoyun WU