Patents by Inventor Silvano Appiano

Silvano Appiano has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4800423
    Abstract: An interface module for superimposing alphanumeric characters upon external GB video signals received by a SCART connector of a television set is disclosed. The interface includes a central processing unit (CPU) controlling the command input from an alphanumeric keyboard, remote control, touch screen functions, and message exchange with a processing center through the D channel of an ISDN network. The CPU controls a video display processor which outputs a switching signal to the SCART connector and R, G, B video signals to an encoder which encodes a composite color signal in a standard format such as PAL, SECAM or NTSC. The superimposing is done in the SCART connector by switching between the external R, G, B video signals and the composite color video from the encoder.
    Type: Grant
    Filed: November 6, 1987
    Date of Patent: January 24, 1989
    Assignee: Sip- Societa Italiana per L'Esercizio Delle Telecomunicazioni S.P.A.
    Inventors: Silvano Appiano, Wolmer Chiarottino, Mauro Pozzi, Aldo Reali
  • Patent number: 4639861
    Abstract: An interface facilitating data transmission between a control processor, connected to an asynchronous two-way bus, and a plurality of terminals, connected to a common synchronous two-way bus, comprises a microprocessor responsive to periodically recurring access requests from the several terminals. The access requests are short pulses with a recurrence period greatly exceeding their duration, this period being nominally equal for all terminals and sufficient to accommodate one data transfer to or from each terminal with time remaining for execution of part of a main program performed by the control processor. Coinciding access requests from different terminals are handled according to a predetermined order of priority. The exchange of data takes place by way of a data memory and a buffer memory linked by an internal two-way bus. Data transfer between the control processor and a terminal takes place in three stages, i.e.
    Type: Grant
    Filed: January 20, 1984
    Date of Patent: January 27, 1987
    Assignee: CSELT Centro Studi e Laboratori Telecomunicazioni S.p.A.
    Inventors: Silvano Appiano, Paolo Destefanis, Cesare Poggio
  • Patent number: 4555782
    Abstract: An SS/TDMA communication system comprises a multiplicity of ground stations, including one master station and a number of traffic stations without control function, exchanging digitized voice or other message signals via a relay station aboard a satellite. Each ground station comprises base-band equipment including a transmitting section, a receiving section and a control unit. The control unit of the master station generates outgoing timing signals and processes incoming timing signals for synchronizing the operations of its own equipment and that of the traffic stations with the operation of a switching unit of the satellite-borne relay station; this control unit also emits routing instructions for that switching unit.
    Type: Grant
    Filed: January 20, 1984
    Date of Patent: November 26, 1985
    Assignee: Cselt Centro Studi e Laboratori Telecomunicazioni SpA
    Inventors: Gian B. Alaria, Silvano Appiano, Paolo Destefanis, Cesare Poggio
  • Patent number: 4347608
    Abstract: A central processor controlling a set of peripheral units through an associated logic network is programmed to activate from time to time, through a direct connection by-passing the logic network, a checking unit including a read-only memory storing a variety of microprograms in areas individually addressable by the processor. Upon the reception of a memory address, a timing circuit is set to determine the frequency of stepping pulses advancing a counter which calls forth successive phases of the selected mircroprogram. Code words read out during these phases to the logic network are fed back by the latter to the processor for comparison with corresponding contents of its own program memory; in the event of a disparity, or when failure of the processor to emit a resetting signal lets the counter advance to the limit of its capacity, an alarm indicator is tripped.
    Type: Grant
    Filed: January 22, 1980
    Date of Patent: August 31, 1982
    Assignee: CSELT Centro Studi e Laboratori Telecomunicazioni S.p.A.
    Inventors: Silvano Appiano, Duccio Di Pino, Cesare Poggio