Patents by Inventor Silvanus S. Lau

Silvanus S. Lau has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6624452
    Abstract: A GaN-based HFET includes a set of layers all having a common face polarity, i.e., all being either Ga-face or N-face. One of the layers is a thin barrier layer having a first face with a positive charge and a second face with a negative charge thereby causing a potential change to occur between the two faces. The if potential change causes the barrier layer to prevent electron flow from a channel layer into a buffer layer. The GaN-based HFET may also be fabricated without a top barrier layer to obtain an inverted GaN-based HFET.
    Type: Grant
    Filed: July 30, 2001
    Date of Patent: September 23, 2003
    Assignee: The Regents of the University of California
    Inventors: Edward T. Yu, Peter M. Asbeck, Silvanus S. Lau, Xiaozhong Dang
  • Publication number: 20020036287
    Abstract: A GaN-based HFET includes a set of layers all having a common face polarity, i.e., all being either Ga-face or N-face. One of the layers is a thin barrier layer having a first face with a positive charge and a second face with a negative charge thereby causing a potential change to occur between the two faces. The if potential change causes the barrier layer to prevent electron flow from a channel layer into a buffer layer. The GaN-based HFET may also be fabricated without a top barrier layer to obtain an inverted GaN-based HFET.
    Type: Application
    Filed: July 30, 2001
    Publication date: March 28, 2002
    Applicant: The Regents of the University of California
    Inventors: Edward T. Yu, Peter M. Asbeck, Silvanus S. Lau, Xiaozhong Dang
  • Patent number: 4177084
    Abstract: A method is provided for producing a low-defect layer of silicon on a sapphire substrate. A silicon-on-sapphire (SOS) wafer is formed by initially epitaxially depositing silicon on the sapphire substrate to form a monocrystalline layer which is substantially free of lattice defects near its surface, but which exhibits a high defect density near the sapphire substrate. The wafer is subsequently subjected to an ion implantation to form an amorphous region in the silicon near the silicon-sapphire interface. The implanted ions are preferably "channeled" through the silicon layer to insure that the amorphous region will be localized in the imperfect region near the substrate, leaving the upper region of the silicon layer undamaged. During a subsequent high temperature anneal cycle, monocrystalline silicon is regrown from the residual upper regions of the silicon down to the silicon-sapphire interface, producing a silicon layer having a greatly reduced defect density throughout the layer.
    Type: Grant
    Filed: June 9, 1978
    Date of Patent: December 4, 1979
    Assignee: Hewlett-Packard Company
    Inventors: Silvanus S. Lau, James W. Mayer, Thomas W. Sigmon
  • Patent number: 4012235
    Abstract: A solid phase epitaxially grown semi-conductor is described wherein a thin film of a semi-conductor material together with a thin film dopant are transported through a metal film onto a substrate, using a temperature below the eutectic temperature for the material.
    Type: Grant
    Filed: April 4, 1975
    Date of Patent: March 15, 1977
    Assignee: California Institute of Technology
    Inventors: James W. Mayer, Marc A. Nicolet, Silvanus S. Lau