Patents by Inventor Sizhe Li

Sizhe Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240407169
    Abstract: The present application provides a semiconductor device and a manufacturing method thereof and a memory system. The manufacturing method of the semiconductor device includes: forming a dielectric layer on a stack layer, wherein memory channel structures penetrating through the stack layer along a first direction are disposed in the stack layer, and the first direction is parallel to a stacking direction of the stack layer; forming a plurality of openings penetrating through the dielectric layer along the first direction, with the rest of the dielectric layer forming top selective gate cut lines, wherein the plurality of openings are arranged as being spaced apart along a second direction, one of the top selective gate cut lines is located between two adjacent ones of the openings in the second direction, and the first direction intersects the second direction; and forming a top selective gate layer in the plurality of openings.
    Type: Application
    Filed: August 25, 2023
    Publication date: December 5, 2024
    Inventors: Tingting Zhao, Wenbo Zhang, Sheng Peng, Sizhe Li, ZhiYong Lu, Kai Yu, Zhaohui Cheng, Zhangyi Li, Jing Gao, Meng Zhang, Kaijun Cao, Lei Xue, ZongLiang Huo
  • Publication number: 20240179911
    Abstract: In an example, a memory device includes a first stack structure and a second stack structure over the first stack structure. Each of the first stack structure and the second stack structure includes alternately stacked conductor layers and first insulating layers. The memory device also includes a first channel structure extending through the first stack structure, and a second channel structure extending through the second stack structure and connected with the first channel structure. A width of an end of the first channel structure closer to the second channel structure is greater than that of the second channel structure closer to the first channel structure. The memory device further includes a pillar structure extending through the first stack structure and the second stack structure. The pillar structure includes a metal layer.
    Type: Application
    Filed: February 7, 2024
    Publication date: May 30, 2024
    Inventors: Jun LIU, Zongliang HUO, Li Hong XIAO, Zhenyu LU, Qian TAO, Yushi HU, Sizhe LI, Zhao Hui TANG, Yu Ting ZHOU, Zhaosong LI
  • Publication number: 20240172446
    Abstract: A semiconductor device includes a stack structure and channel holes penetrating through the stack structure. The stack structure includes alternately stacked dielectric layers and conductive layers, the conductive layers including a top select gate layer. The top select gate layer is provided with a first top select gate isolation structure and a second top select gate isolation structure, and the channel holes are located between the first top select gate isolation structure and the second top select gate isolation structure. The second top select gate isolation structure includes an insulation portion, and the insulation portion is divided into a plurality of second top select gate isolation substructures, so that the critical dimension (CD) of the second top select gate isolation substructure may be matched with the CD of the first top select gate isolation structure.
    Type: Application
    Filed: December 29, 2022
    Publication date: May 23, 2024
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Zhaosong LI, Xiaoming MAO, Sizhe LI, Jing GAO, Zongliang HUO
  • Patent number: 11968832
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the disclosed method comprises forming a plurality of dielectric stacks stacked on one another over a substrate to create a multiple-stack staircase structure. Each one of the plurality of dielectric stacks comprises a plurality of dielectric pairs arranged along a direction perpendicular to a top surface of the substrate. The method further comprises forming a filling structure that surrounds the multiple-stack staircase structure, forming a semiconductor channel extending through the multiple-staircase structure, wherein the semiconductor channel comprises unaligned sidewall surfaces, and forming a supporting pillar extending through at least one of the multiple-staircase structure and the filling structure, wherein the supporting pillar comprises aligned sidewall surfaces.
    Type: Grant
    Filed: October 16, 2020
    Date of Patent: April 23, 2024
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jun Liu, Zongliang Huo, Li Hong Xiao, Zhenyu Lu, Qian Tao, Yushi Hu, Sizhe Li, Zhao Hui Tang, Yu Ting Zhou, Zhaosong Li
  • Patent number: 11450770
    Abstract: Embodiments of counter-stress structures and methods for forming the same are disclosed. The present disclosure describes a semiconductor wafer including a substrate having a dielectric layer formed thereon and a device region in the dielectric layer. The device region includes at least one semiconductor device. The semiconductor wafer further includes a sacrificial region adjacent to the device region, wherein the sacrificial region includes at least one counter-stress structure configured to counteract wafer stress formed in the device region.
    Type: Grant
    Filed: November 2, 2020
    Date of Patent: September 20, 2022
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jian Hua Sun, Sizhe Li, Ji Xia, Qinxiang Wei
  • Patent number: 11380701
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Grant
    Filed: December 17, 2020
    Date of Patent: July 5, 2022
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang Pu, Jin Wen Dong, Jun Chen, Zhenyu Lu, Qian Tao, Yushi Hu, Zhao Hui Tang, Li Hong Xiao, Yu Ting Zhou, Sizhe Li, Zhaosong Li
  • Patent number: 11271004
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Grant
    Filed: December 14, 2020
    Date of Patent: March 8, 2022
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang Pu, Jin Wen Dong, Jun Chen, Zhenyu Lu, Qian Tao, Yushi Hu, Zhao Hui Tang, Li Hong Xiao, Yu Ting Zhou, Sizhe Li, Zhaosong Li
  • Patent number: 11211393
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Grant
    Filed: December 8, 2020
    Date of Patent: December 28, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang Pu, Jin Wen Dong, Jun Chen, Zhenyu Lu, Qian Tao, Yushi Hu, Zhao Hui Tang, Li Hong Xiao, Yu Ting Zhou, Sizhe Li, Zhaosong Li
  • Publication number: 20210118896
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Application
    Filed: December 8, 2020
    Publication date: April 22, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang PU, Jin Wen Dong, Jun Chen, Zhenyu Lu, Qian Tao, Yushi Hu, Zhao Hui Tang, Li Hong Xiao, Yu Ting Zhou, Sizhe Li, Zhaosong Li
  • Publication number: 20210104532
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Application
    Filed: December 17, 2020
    Publication date: April 8, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang PU, Jin Wen DONG, Jun CHEN, Zhenyu LU, Qian TAO, Yushi HU, Zhao Hui TANG, Li Hong XIAO, Yu Ting ZHOU, Sizhe LI, Zhaosong LI
  • Publication number: 20210098481
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Application
    Filed: December 14, 2020
    Publication date: April 1, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang PU, Jin Wen DONG, Jun CHEN, Zhenyu LU, Qian TAO, Yushi HU, Zhao Hui TANG, Li Hong XIAO, Yu Ting ZHOU, Sizhe LI, Zhaosong LI
  • Patent number: 10930662
    Abstract: Disclosed is a method for forming a staircase structure of 3D memory devices, comprising (i) forming a stack of layers on a substrate; (ii) removing a portion of the stack to form a lower region and a upper region; (iii) forming a mask to cover the lower region and the upper region of the stack; (iv) forming a first opening in the mask to expose a first portion of the stack in the lower region and a second opening in the mask to expose a second portion of the stack in the upper region; (v) forming a photoresist layer to cover the stack and the mask; (vi) using a same set of trim-etch processes to pattern the photoresist layer to form a set of staircases in the first opening and the second opening; (vii) removing the photoresist layer and the mask; and repeating (iii), (iv), (v), (vi) and (vii) sequentially.
    Type: Grant
    Filed: January 7, 2020
    Date of Patent: February 23, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yu Ting Zhou, Li Hong Xiao, Jian Xu, Sizhe Li, Zhao Hui Tang, Zhaosong Li
  • Publication number: 20210050446
    Abstract: Embodiments of counter-stress structures and methods for forming the same are disclosed. The present disclosure describes a semiconductor wafer including a substrate having a dielectric layer formed thereon and a device region in the dielectric layer. The device region includes at least one semiconductor device. The semiconductor wafer further includes a sacrificial region adjacent to the device region, wherein the sacrificial region includes at least one counter-stress structure configured to counteract wafer stress formed in the device region.
    Type: Application
    Filed: November 2, 2020
    Publication date: February 18, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jian Hua SUN, Sizhe LI, Ji XIA, Qinxiang WEI
  • Publication number: 20210043651
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the disclosed method comprises forming a plurality of dielectric stacks stacked on one another over a substrate to create a multiple-stack staircase structure. Each one of the plurality of dielectric stacks comprises a plurality of dielectric pairs arranged along a direction perpendicular to a top surface of the substrate. The method further comprises forming a filling structure that surrounds the multiple-stack staircase structure, forming a semiconductor channel extending through the multiple-staircase structure, wherein the semiconductor channel comprises unaligned sidewall surfaces, and forming a supporting pillar extending through at least one of the multiple-staircase structure and the filling structure, wherein the supporting pillar comprises aligned sidewall surfaces.
    Type: Application
    Filed: October 16, 2020
    Publication date: February 11, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jun LIU, Zongliang HUO, Li Hong XIAO, Zhenyu LU, Qian TAO, Yushi HU, Sizhe LI, Zhao Hui TANG, Yu Ting ZHOU, Zhaosong LI
  • Patent number: 10910390
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate having one or more first recesses in a first region and one or more second recesses in a second region. A liner layer is disposed over the sidewalls and bottom of the one or more first recesses in the first region and an epitaxially-grown material is formed in the one or more second recesses in the second region. One or more NAND strings are formed over the epitaxially-grown material disposed in the one or more second recesses, and one or more vertical structures are formed over the one or more first recesses in the first region.
    Type: Grant
    Filed: July 26, 2018
    Date of Patent: February 2, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yue Qiang Pu, Jin Wen Dong, Jun Chen, Zhenyu Lu, Qian Tao, Yushi Hu, Zhao Hui Tang, Li Hong Xiao, Yu Ting Zhou, Sizhe Li, Zhaosong Li
  • Patent number: 10868031
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a substrate and a multiple-stack staircase structure. The multiple-stack staircase structure can include a plurality of staircase structures stacked over the substrate. Each one of the plurality of staircase structures can include a plurality of conductor layers each between two insulating layers. The memory device can also include a filling structure over the multiple-stack staircase structure, a semiconductor channel extending through the multiple-stack staircase structure, and a supporting pillar extending through the multiple-stack staircase structure and the filling structure. The semiconductor channel can include unaligned sidewall surfaces, and the supporting pillar can include aligned sidewall surfaces.
    Type: Grant
    Filed: September 10, 2018
    Date of Patent: December 15, 2020
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jun Liu, Zongliang Huo, Li Hong Xiao, Zhenyu Lu, Qian Tao, Yushi Hu, Sizhe Li, Zhao Hui Tang, Yu Ting Zhou, Zhaosong Li
  • Patent number: 10825929
    Abstract: Embodiments of counter-stress structures and methods for forming the same are disclosed. The present disclosure describes a semiconductor wafer including a substrate having a dielectric layer formed thereon and a device region in the dielectric layer. The device region includes at least one semiconductor device. The semiconductor wafer further includes a sacrificial region adjacent to the device region, wherein the sacrificial region includes at least one counter-stress structure configured to counteract wafer stress formed in the device region.
    Type: Grant
    Filed: May 13, 2019
    Date of Patent: November 3, 2020
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jian Hua Sun, Sizhe Li, Ji Xia, Qinxiang Wei
  • Publication number: 20200227555
    Abstract: Embodiments of counter-stress structures and methods for forming the same are disclosed. The present disclosure describes a semiconductor wafer including a substrate having a dielectric layer formed thereon and a device region in the dielectric layer. The device region includes at least one semiconductor device. The semiconductor wafer further includes a sacrificial region adjacent to the device region, wherein the sacrificial region includes at least one counter-stress structure configured to counteract wafer stress formed in the device region.
    Type: Application
    Filed: May 13, 2019
    Publication date: July 16, 2020
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Jian Hua Sun, Sizhe Li, Ji Xia, Qinxiang Wei
  • Publication number: 20200219894
    Abstract: Disclosed is a method for forming a staircase structure of 3D memory devices, comprising (i) forming a stack of layers on a substrate; (ii) removing a portion of the stack to form a lower region and a upper region; (iii) forming a mask to cover the lower region and the upper region of the stack; (iv) forming a first opening in the mask to expose a first portion of the stack in the lower region and a second opening in the mask to expose a second portion of the stack in the upper region; (v) forming a photoresist layer to cover the stack and the mask; (vi) using a same set of trim-etch processes to pattern the photoresist layer to form a set of staircases in the first opening and the second opening; (vii) removing the photoresist layer and the mask; and repeating (iii), (iv), (v), (vi) and (vii) sequentially.
    Type: Application
    Filed: January 7, 2020
    Publication date: July 9, 2020
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Yu Ting ZHOU, Li Hong XIAO, Jian XU, Sizhe LI, Zhao Hui TANG, Zhaosong LI
  • Patent number: 10651193
    Abstract: Methods and structures of a three-dimensional memory device are disclosed. In an example, the memory device includes a first alternating conductor/dielectric stack disposed on the substrate and a layer of silicon carbide disposed over the first alternating conductor/dielectric stack. A second alternating conductor/dielectric stack is disposed on the silicon carbide layer. The memory device includes one or more first structures extending orthogonally with respect to the surface of the substrate through the first alternating conductor/dielectric stack and over the epitaxially-grown material disposed in the plurality of recesses, and one or more second structures extending orthogonally with respect to the surface of the substrate through the second alternating conductor/dielectric stack. The one or more second structures are substantially aligned over corresponding ones of the one or more first structures.
    Type: Grant
    Filed: July 27, 2018
    Date of Patent: May 12, 2020
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Li Hong Xiao, EnBo Wang, Zhao Hui Tang, Qian Tao, Yu Ting Zhou, Sizhe Li, Zhaosong Li, Sha Sha Liu