Patents by Inventor Soh-Myung Ha

Soh-Myung Ha has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7876136
    Abstract: A phase-locked loop (PLL) integrated circuit includes an oscillation control voltage generating circuit therein. The oscillation control voltage generating circuit is configured to pre-scale an output current of a charge pump therein to a first level in response to disposing the PLL integrated circuit into a pre-calibration mode of operation. The oscillation control voltage generating circuit may be responsive to an input signal (e.g., SIN) and a feedback signal (e.g., SFEED), and the magnitude of the first level of the charge pump current during the pre-calibration mode of operation may be independent of any phase difference between the input signal and the feedback signal.
    Type: Grant
    Filed: April 1, 2008
    Date of Patent: January 25, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Soh-Myung Ha, Woo-Seok Kim
  • Patent number: 7501973
    Abstract: A time-to-digital converter includes a first delay line, a second delay line, comparators, and an encoder. The first delay line includes first resistors coupled in series and receives a first signal through a start node. The second delay line includes second resistors coupled in series and receives a second signal through a node corresponding to an end node of the first delay line. The comparators compare first voltages of nodes on the first delay line with second voltages of corresponding nodes on the second delay line. The encoder generates a digital code based on outputs of the comparators. Therefore, the time-to-digital converter may decrease a chip size thereof and lower power consumption, and the time-to-digital converter may increase a range of a maximum delay time between two signals.
    Type: Grant
    Filed: November 15, 2007
    Date of Patent: March 10, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyoung-Chul Choi, Seong-Hwan Cho, Soh-Myung Ha
  • Publication number: 20080246546
    Abstract: A phase-locked loop (PLL) integrated circuit includes an oscillation control voltage generating circuit therein. The oscillation control voltage generating circuit is configured to pre-scale an output current of a charge pump therein to a first level in response to disposing the PLL integrated circuit into a pre-calibration mode of operation. The oscillation control voltage generating circuit may be responsive to an input signal (e.g., SIN) and a feedback signal (e.g., SFEED), and the magnitude of the first level of the charge pump current during the pre-calibration mode of operation may be independent of any phase difference between the input signal and the feedback signal.
    Type: Application
    Filed: April 1, 2008
    Publication date: October 9, 2008
    Inventors: Soh-Myung Ha, Woo-Seok Kim
  • Publication number: 20080136698
    Abstract: A time-to-digital converter includes a first delay line, a second delay line, comparators, and an encoder. The first delay line includes first resistors coupled in series and receives a first signal through a start node. The second delay line includes second resistors coupled in series and receives a second signal through a node corresponding to an end node of the first delay line. The comparators compare first voltages of nodes on the first delay line with second voltages of corresponding nodes on the second delay line. The encoder generates a digital code based on outputs of the comparators. Therefore, the time-to-digital converter may decrease a chip size thereof and lower power consumption, and the time-to-digital converter may increase a range of a maximum delay time between two signals.
    Type: Application
    Filed: November 15, 2007
    Publication date: June 12, 2008
    Inventors: Hyoung-Chul Choi, Seong-Hwan Cho, Soh-Myung Ha