Patents by Inventor Sok Han Wong

Sok Han Wong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240347464
    Abstract: A microelectronic device comprises a stack structure comprising insulative structures vertically interleaved with conductive structures, first support pillar structures vertically extending through the stack structure in a first staircase region including steps defined at edges of tiers of the insulative structures and conductive structures, and second support pillar structures vertically extending through the stack structure in a second staircase region including additional steps defined at edges of additional tiers of the insulative structures and conductive structures, the second support pillar structures having a smaller cross-sectional area than the first support pillar structures. Related memory devices, electronic systems, and methods are also described.
    Type: Application
    Filed: June 24, 2024
    Publication date: October 17, 2024
    Inventors: Lingyu Kong, Lifang Xu, Indra V. Chary, Shuangqiang Luo, Sok Han Wong
  • Patent number: 12040274
    Abstract: A microelectronic device comprises a stack structure comprising insulative structures vertically interleaved with conductive structures, first support pillar structures vertically extending through the stack structure in a first staircase region including steps defined at edges of tiers of the insulative structures and conductive structures, and second support pillar structures vertically extending through the stack structure in a second staircase region including additional steps defined at edges of additional tiers of the insulative structures and conductive structures, the second support pillar structures having a smaller cross-sectional area than the first support pillar structures. Related memory devices, electronic systems, and methods are also described.
    Type: Grant
    Filed: May 7, 2021
    Date of Patent: July 16, 2024
    Assignee: Micron Technology, Inc.
    Inventors: Lingyu Kong, Lifang Xu, Indra V. Chary, Shuangqiang Luo, Sok Han Wong
  • Publication number: 20240188299
    Abstract: Methods, systems, and devices for three-dimensional memory array formation techniques are described. A memory device may include a stack of materials over a substrate. The memory device may include an array of first pillars and an array of second pillars extending at least partially through the stack of materials. One or more first pillars may be excluded from one or more columns of pillars of the array first pillars. The memory device may include dielectric material in a slit extending at least partially through the stack of materials. Based on the exclusion of the one or more first pillars, the slit may have a greater width at a first portion through the stack of materials than a second portion through the stack of materials. The dielectric material located in the slit may also have a greater width at the first portion than at the second portion.
    Type: Application
    Filed: November 30, 2023
    Publication date: June 6, 2024
    Inventors: Christopher J. Larsen, S M Istiaque Hossain, David A. Daycock, Kevin R. Gast, George Matamis, Lingyu Kong, Sok Han Wong, Lhaang Chee Ooi, Wenjie Li
  • Publication number: 20230413550
    Abstract: An electronic device comprises a source stack comprising one or more conductive materials. A source contact is adjacent to the source stack and a source seal is on a portion of the source contact. Tiers of alternating conductive materials and dielectric materials are adjacent to the source contact. Pillars extend through the tiers and the source contact and into the source stack. Additional electronic devices, electronic systems, and methods of forming the electronic devices are disclosed.
    Type: Application
    Filed: June 15, 2022
    Publication date: December 21, 2023
    Inventors: Lingyu Kong, Sok Han Wong
  • Publication number: 20230389311
    Abstract: An electronic device includes a stack structure including vertically alternating dielectric materials and conductive materials, the conductive materials including first regions and second regions, and pillars extending vertically through the stack structure, the pillars adjacent to the second regions of the conductive materials. The pillars include cell films adjacent to the second regions, the cell films including a high-k dielectric material, a barrier oxide material, a storage node material, a tunneling material, and a channel material. Segments of each of the high-k dielectric material, the barrier oxide material, and the storage node material are adjacent to the second regions. A length of the segments of high-k dielectric material and a length of the segments of storage node material adjacent to the second regions are greater than a height of the first regions of the conductive materials. Related methods and systems are also disclosed.
    Type: Application
    Filed: May 31, 2022
    Publication date: November 30, 2023
    Inventors: Yifen Liu, Xin Lan, Byeung Chul Kim, Ye Xiang Hong, Yun Huang, Sok Han Wong
  • Publication number: 20220399363
    Abstract: Integrated circuitry comprising a memory array comprises strings of memory cells comprising laterally-spaced memory blocks individually comprising a first vertical stack comprising alternating insulative tiers and conductive tiers. Strings of memory cells comprise channel-material strings that extend through the insulative tiers and the conductive tiers. The conductive tiers individually comprise a horizontally-elongated conductive line. A second vertical stack is aside the first vertical stack. The second vertical stack comprises an upper portion and a lower portion. The upper portion comprises vertically alternating first tiers and second insulating tiers that are of different composition relative one another. The lower portion comprises an upper polysilicon-comprising layer, a lower polysilicon-comprising layer, an intervening-material layer vertically between the upper and lower polysilicon-comprising layers.
    Type: Application
    Filed: June 15, 2021
    Publication date: December 15, 2022
    Applicant: Micron Technology, Inc.
    Inventors: Lingyu Kong, Sok Han Wong
  • Publication number: 20220359398
    Abstract: A microelectronic device comprises a stack structure comprising insulative structures vertically interleaved with conductive structures, first support pillar structures vertically extending through the stack structure in a first staircase region including steps defined at edges of tiers of the insulative structures and conductive structures, and second support pillar structures vertically extending through the stack structure in a second staircase region including additional steps defined at edges of additional tiers of the insulative structures and conductive structures, the second support pillar structures having a smaller cross-sectional area than the first support pillar structures. Related memory devices, electronic systems, and methods are also described.
    Type: Application
    Filed: May 7, 2021
    Publication date: November 10, 2022
    Inventors: Lingyu Kong, Lifang Xu, Indra V. Chary, Shuangqiang Luo, Sok Han Wong