Patents by Inventor Sonali Jabreva

Sonali Jabreva has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12197775
    Abstract: Aspects of the present disclosure provide various techniques, apparatuses, and methods that can improve the write throughout of a data storage device. In some aspects, the storage device can be provided with multiple write buffers to improve write throughput. In some aspects, the data storage device can continue to handle commands using a command queue while performing a write buffer flush operation. Therefore, the data storage device can avoid suspending the write buffer flush operation when a new command is received by the command queue. In some aspects, the storage device can perform a write buffer flush operation when a command queue is not empty.
    Type: Grant
    Filed: March 23, 2023
    Date of Patent: January 14, 2025
    Assignee: QUALCOMM Incorporated
    Inventors: Santhosh Reddy Akavaram, Sonali Jabreva, Prakhar Srivastava, Surendra Paravada, Yogananda Rao Chillariga, Madhu Yashwanth Boenapalli
  • Publication number: 20250013572
    Abstract: Aspects relate to interrupting memory access during background operations of a memory device. In one example, a host for a memory device includes background operation circuitry configured to permit a background operation by a memory device. The host is coupled to the memory device through a bus. The host receives an operation completed notification from the memory device to indicate that the memory device has completed performing the background operation. Memory access command circuitry is configured to receive a memory access command. The memory access command concerns reading or writing data to the memory device coupled to the host. The memory access command circuitry initiates a wait at the host for the memory access command, and sends the memory access command to the memory device in response to receiving the operation completed notification.
    Type: Application
    Filed: July 5, 2023
    Publication date: January 9, 2025
    Inventors: Sonali JABREVA, Sridhar ANUMALA, Santhosh Reddy AKAVARAM, Prakhar SRIVASTAVA, Manish GARG
  • Publication number: 20240427709
    Abstract: Methods and apparatuses are provided to reduce latencies associated with state transitions in die-to-die interconnect architectures. In one example, a physical layer of a die detects a first event indicating a transition to a lower power state. In response to the first event, the physical layer transitions to a lower power state where one or more clock configuration values are read from registers and stored in memory. The physical layer then detects a second event indicating a transition to an active state. In response to the second event, the physical layer reads the clock configuration values from the memory, and writes the clock configuration values to the registers. The physical layer then transitions to a power stabilization state, and remains in the power stabilization state for an amount of time to allow clocks to stabilize. The physical layer then transitions to a training state.
    Type: Application
    Filed: June 21, 2023
    Publication date: December 26, 2024
    Inventors: Santhosh Reddy AKAVARAM, Prakhar SRIVASTAVA, Sridhar ANUMALA, Ramacharan SUNDARARAMAN, Sonali JABREVA, Khushboo KUMARI, Sanjay VERDU
  • Publication number: 20240427710
    Abstract: Various embodiments include methods and devices for implementing a Peripheral Component Interconnect Express (PCIe) link configuration by a computing device. Embodiments may include selecting, by a PCIe device, a predetermined PCIe link speed based on a PCIe link configuration mode of a PCIe system of a plurality of PCIe link configuration modes of the PCIe system, and selecting, by the PCIe device, a PCIe link width of one lane for configuring the PCIe link. Embodiments may include selecting a PCIe link speed level lower than a current PCIe link speed in response to a reliability indicator exceeding a reliability threshold for a first PCIe link configuration mode. Embodiments may include selecting a maximum PCIe link speed for the PCIe link for a second PCIe link configuration mode. Embodiments may include increasing the PCIe link width in response to a requested bandwidth exceeding a configuration bandwidth of the PCIe link.
    Type: Application
    Filed: June 22, 2023
    Publication date: December 26, 2024
    Inventors: Santhosh Reddy AKAVARAM, Prakhar SRIVASTAVA, Ravindranath DODDI, Rajendra Varma PUSAPATI, Sonali JABREVA
  • Patent number: 12174757
    Abstract: Methods and apparatuses are provided to reduce latencies associated with state transitions in die-to-die interconnect architectures. In one example, a physical layer of a die detects a first event indicating a transition to a lower power state. In response to the first event, the physical layer transitions to a lower power state where one or more clock configuration values are read from registers and stored in memory. The physical layer then detects a second event indicating a transition to an active state. In response to the second event, the physical layer reads the clock configuration values from the memory, and writes the clock configuration values to the registers. The physical layer then transitions to a power stabilization state, and remains in the power stabilization state for an amount of time to allow clocks to stabilize. The physical layer then transitions to a training state.
    Type: Grant
    Filed: June 21, 2023
    Date of Patent: December 24, 2024
    Assignee: QUALCOMM Incorporated
    Inventors: Santhosh Reddy Akavaram, Prakhar Srivastava, Sridhar Anumala, Ramacharan Sundararaman, Sonali Jabreva, Khushboo Kumari, Sanjay Verdu
  • Publication number: 20240402923
    Abstract: Aspects of the present disclosure are directed to techniques and procedures for storing data in a data storage device that uses nonvolatile memory (NVM) to store data. The NVM can be organized into logical units that are assigned respective logical unit numbers. The data storage device can report to a host the amount of spare blocks needed for one or more logical units (LUs), and then the host can relinquish some memory blocks to be reallocated as spare blocks. The data storage device can implement a spare block resource management policy per LU and allocate a predetermined amount of spare blocks per LU. The data storage device can implement a spare block resource management policy per memory type and allocate a predetermined amount of spare blocks for LUs with the same memory type.
    Type: Application
    Filed: June 1, 2023
    Publication date: December 5, 2024
    Inventors: Santhosh Reddy AKAVARAM, Prakhar SRIVASTAVA, Sridhar ANUMALA, Hung VUONG, Sonali JABREVA, Khushboo KUMARI
  • Publication number: 20240370378
    Abstract: This disclosure provides systems, methods, and devices for memory systems that support updating a logical to physical (L2P) table of a host device in accordance with one or more updates to a corresponding L2P table of a memory system. In a first aspect, a method of accessing data in a flash memory system includes a host memory controller receiving an indication of an update to a first logical to physical (L2P) table stored on a first memory of a memory system and updating a second L2P table stored on a second memory of the host device in accordance with the update to the first L2P table. Other aspects and features are also claimed and described.
    Type: Application
    Filed: May 1, 2023
    Publication date: November 7, 2024
    Inventors: Santhosh Reddy Akavaram, Sonali Jabreva, Prakhar Srivastava
  • Publication number: 20240319913
    Abstract: Aspects of the present disclosure provide various techniques, apparatuses, and methods that can improve the write throughout of a data storage device. In some aspects, the storage device can be provided with multiple write buffers to improve write throughput. In some aspects, the data storage device can continue to handle commands using a command queue while performing a write buffer flush operation. Therefore, the data storage device can avoid suspending the write buffer flush operation when a new command is received by the command queue. In some aspects, the storage device can perform a write buffer flush operation when a command queue is not empty.
    Type: Application
    Filed: March 23, 2023
    Publication date: September 26, 2024
    Inventors: Santhosh Reddy AKAVARAM, Sonali JABREVA, Prakhar SRIVASTAVA, Surendra PARAVADA, Yogananda Rao CHILLARIGA, Madhu Yashwanth BOENAPALLI
  • Patent number: 12056364
    Abstract: Aspects of the present disclosure provide various techniques, apparatuses, and methods that can improve the memory resource utilization of a data storage device that uses nonvolatile memory (NVM) to store data. In some aspects, the data storage device can be provided with multiple write buffers to improve the write throughput of the device. In some aspects, the data storage device can use a utilization array to keep track of the utilization information of each write buffer. In some aspects, the data storage device can repurpose the memory of a write buffer with low utilization to serve an active logical unit which becomes full, thus preserving the function of the write buffer of the active logical unit.
    Type: Grant
    Filed: April 5, 2023
    Date of Patent: August 6, 2024
    Assignee: QUALCOMM Incorporated
    Inventors: Yogananda Rao Chillariga, Santhosh Reddy Akavaram, Prakhar Srivastava, Sonali Jabreva, Chintalapati Bharath Sai Varma