Patents by Inventor Soon Wook Jung

Soon Wook Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240105773
    Abstract: There is provided a semiconductor device having improved performance and reliability. A semiconductor device comprises an active pattern extending in a first direction, a gate structure including a gate electrode, a gate spacer, and a gate capping pattern on the active pattern, the gate electrode extending in a second direction different from the first direction and the gate capping pattern including a lower gate capping pattern and an upper gate capping pattern; a source/drain pattern disposed on the active pattern; and a source/drain etch stop film disposed on an upper surface of the source/drain pattern and extending along a sidewall of the gate spacer. The lower gate capping pattern is disposed on an upper surface of the gate electrode and an upper surface of the gate spacer, and the source/drain etch stop film does not extend along a sidewall of the lower gate capping pattern.
    Type: Application
    Filed: June 12, 2023
    Publication date: March 28, 2024
    Inventors: Hae Jun YU, Kyung In CHOI, Soon Wook JUNG
  • Publication number: 20230108041
    Abstract: A semiconductor device includes an active pattern which includes a lower pattern extending in a first direction, and sheet patterns spaced apart from the lower pattern in a second direction perpendicular to an upper surface of the lower pattern, each sheet pattern including an upper surface and a lower surface, a gate structure disposed on the lower pattern and including a gate electrode and a gate insulating film, the gate electrode and the gate insulating film surrounding each sheet pattern, and a source/drain pattern disposed on at least one side of the gate structure. The gate structure includes inter-gate structures that are disposed between the lower pattern and a lowermost sheet pattern and between two sheet patterns, and contacts the source/drain pattern. The gate insulating film includes a horizontal portion with a first thickness, and a first vertical portion with a second thickness different from the first thickness.
    Type: Application
    Filed: July 14, 2022
    Publication date: April 6, 2023
    Inventors: Hae Jun YU, Dong Suk SHIN, Soon Wook JUNG, Kyung In CHOI
  • Patent number: 9553141
    Abstract: A semiconductor device includes a plurality of lower electrodes having a vertical length greater than a horizontal width on a substrate, a supporter disposed between the lower electrodes, an upper electrode disposed on the lower electrodes, and a capacitor dielectric layer disposed between the lower electrodes and the upper electrode. The supporter includes a first element, a second element, and oxygen, an oxide of the second element has a higher band gap energy than an oxide of the first element, and the content of the second element in the supporter is from about 10 at % to 90 at %.
    Type: Grant
    Filed: September 18, 2015
    Date of Patent: January 24, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Jeong Yang, Soon-Wook Jung, Bong-Jin Kuh, Wan-Don Kim, Byung-Hong Chung, Yong-Suk Tak
  • Publication number: 20160005806
    Abstract: A semiconductor device includes a plurality of lower electrodes having a vertical length greater than a horizontal width on a substrate, a supporter disposed between the lower electrodes, an upper electrode disposed on the lower electrodes, and a capacitor dielectric layer disposed between the lower electrodes and the upper electrode. The supporter includes a first element, a second element, and oxygen, an oxide of the second element has a higher band gap energy than an oxide of the first element, and the content of the second element in the supporter is from about 10 at % to 90 at %.
    Type: Application
    Filed: September 18, 2015
    Publication date: January 7, 2016
    Inventors: Hyun-Jeong YANG, Soon-Wook JUNG, Bong-Jin KUH, Wan-Don KIM, Byung-Hong CHUNG, Yong-Suk TAK
  • Patent number: 9142558
    Abstract: A semiconductor device includes a plurality of lower electrodes having a vertical length greater than a horizontal width on a substrate, a supporter disposed between the lower electrodes, an upper electrode disposed on the lower electrodes, and a capacitor dielectric layer disposed between the lower electrodes and the upper electrode. The supporter includes a first element, a second element, and oxygen, an oxide of the second element has a higher band gap energy than an oxide of the first element, and the content of the second element in the supporter is from about 10 at % to 90 at %.
    Type: Grant
    Filed: October 29, 2013
    Date of Patent: September 22, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Jeong Yang, Soon-Wook Jung, Bong-Jin Kuh, Wan-Don Kim, Byung-Hong Chung, Yong-Suk Tak
  • Patent number: 9112054
    Abstract: A semiconductor device and a method of manufacturing a semiconductor device are provided. In a method of manufacturing a semiconductor device, a gate structure is formed on a substrate. An epitaxial layer is formed on a top surface of the substrate adjacent to the gate structure. An elevated source/drain (ESD) layer and an impurity region are formed by implanting impurities and carbon in the epitaxial layer and an upper portion of the substrate using the gate structure as an ion implantation mask. A metal silicide layer is formed on the ESD layer.
    Type: Grant
    Filed: July 13, 2011
    Date of Patent: August 18, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-Heum Lee, Wook-Je Kim, Soon-Wook Jung, Sang-Bom Kang, Ki-Hong Kim
  • Patent number: 8970039
    Abstract: A semiconductor device includes a plurality of electrode structures perpendicularly extending on a substrate, and at least one support unit extending between the plurality of electrode structures. The support unit includes at least one support layer including a noncrystalline metal oxide contacting a part of the plurality of electrode structures. Related devices and fabrication methods are also discussed.
    Type: Grant
    Filed: December 6, 2012
    Date of Patent: March 3, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bong-jin Kuh, Sang-ryol Yang, Soon-wook Jung, Young-sub You, Byung-hong Chung, Han-mei Choi, Jong-sung Lim
  • Publication number: 20140138794
    Abstract: A semiconductor device includes a plurality of lower electrodes having a vertical length greater than a horizontal width on a substrate, a supporter disposed between the lower electrodes, an upper electrode disposed on the lower electrodes, and a capacitor dielectric layer disposed between the lower electrodes and the upper electrode. The supporter includes a first element, a second element, and oxygen, an oxide of the second element has a higher band gap energy than an oxide of the first element, and the content of the second element in the supporter is from about 10 at % to 90 at %.
    Type: Application
    Filed: October 29, 2013
    Publication date: May 22, 2014
    Inventors: Hyun-Jeong YANG, Soon-Wook JUNG, Bong-Jin KUH, Wan-Don KIM, Byung-Hong CHUNG, Yong-Suk TAK
  • Patent number: 8431462
    Abstract: A method of manufacturing a semiconductor device includes forming a gate structure on a substrate; forming a sacrificial spacer may be formed on a sidewall of the gate substrate; implanting first impurities into portions of the substrate by a first ion implantation process using the gate structure and the sacrificial spacer as ion implantation masks to form source and drain regions; removing the sacrificial spacer; and implanting second impurities and carbon atoms into portions of the substrate by a second ion implantation process using the gate structure as an ion implantation mask to form source and drain extension regions and carbon doping regions, respectively.
    Type: Grant
    Filed: July 15, 2011
    Date of Patent: April 30, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwan-Heum Lee, Soon-Wook Jung, Jung-Hyun Park, Wook-Je Kim, Jong-Sang Ban
  • Patent number: 8300445
    Abstract: Disclosed herein are a nanowire and a current-induced domain wall displacement-type memory device using the same.
    Type: Grant
    Filed: December 4, 2008
    Date of Patent: October 30, 2012
    Assignees: Korea University Industrial & Academic Collaboration Foundation, Postech Academy-Industry Foundation
    Inventors: Kyung-Jin Lee, Hyun-Woo Lee, Soon-Wook Jung
  • Publication number: 20120015490
    Abstract: A method of manufacturing a semiconductor device includes forming a gate structure on a substrate; forming a sacrificial spacer may be formed on a sidewall of the gate substrate; implanting first impurities into portions of the substrate by a first ion implantation process using the gate structure and the sacrificial spacer as ion implantation masks to form source and drain regions; removing the sacrificial spacer; and implanting second impurities and carbon atoms into portions of the substrate by a second ion implantation process using the gate structure as an ion implantation mask to form source and drain extension regions and carbon doping regions, respectively.
    Type: Application
    Filed: July 15, 2011
    Publication date: January 19, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-Heum LEE, Soon-Wook JUNG, Jung-Hyun PARK, Wook-Je KIM, Jong-Sang BAN
  • Publication number: 20120015489
    Abstract: A semiconductor device and a method of manufacturing a semiconductor device are provided. In a method of manufacturing a semiconductor device, a gate structure is formed on a substrate. An epitaxial layer is formed on a top surface of the substrate adjacent to the gate structure. An elevated source/drain (ESD) layer and an impurity region are formed by implanting impurities and carbon in the epitaxial layer and an upper portion of the substrate using the gate structure as an ion implantation mask. A metal silicide layer is formed on the ESD layer.
    Type: Application
    Filed: July 13, 2011
    Publication date: January 19, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-Heum LEE, Wook-Je KIM, Soon-Wook JUNG, Sang-Bom KANG, Ki-Hong KIM
  • Publication number: 20110007559
    Abstract: Disclosed herein are a nanowire and a current-induced domain wall displacement-type memory device using the same.
    Type: Application
    Filed: December 4, 2008
    Publication date: January 13, 2011
    Inventors: Kyung-Jin Lee, Hyun-Woo Lee, Soon-Wook Jung
  • Publication number: 20090170313
    Abstract: A semiconductor device and method for manufacturing the same are provided. A dielectric can be formed on a silicon substrate, and a contact hole can be formed in the dielectric. A portion of the silicon substrate can etched through the contact hole.
    Type: Application
    Filed: October 15, 2008
    Publication date: July 2, 2009
    Inventor: Soon Wook Jung
  • Publication number: 20080029892
    Abstract: A method of fabricating a semiconductor device including at least one of the following steps: Forming a metal layer on and/over a semiconductor substrate. Forming a diffusion barrier film on and/over the metal layer. Forming a metal layer pattern and an diffusion barrier film pattern by etching the metal layer and the diffusion barrier film. Forming an insulating film covering the metal layer pattern and the diffusion barrier film pattern. Forming a via hole using a photoresist pattern on and/or over the insulating film. Forming a contact by filling the via hole with an electrically conductive material.
    Type: Application
    Filed: August 1, 2007
    Publication date: February 7, 2008
    Inventor: Soon-Wook Jung
  • Patent number: 7259087
    Abstract: Semiconductor devices having a via hole and methods for forming a via hole in a semiconductor device are disclosed. A disclosed method comprises performing a first etching process on an insulating layer to form a via hole, and performing a second etching process to enlarge a bottom of the via hole.
    Type: Grant
    Filed: August 20, 2004
    Date of Patent: August 21, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Soon Wook Jung