Patents by Inventor Soo-San Park

Soo-San Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240130037
    Abstract: An electronic component module comprises: a first printed circuit board; an inductor disposed on the first printed circuit board and comprising a core, and a first coil disposed in the core; a metal plate disposed on the inductor, and a busbar disposed on the lower portion of the inductor and coupled to the first printed circuit board, wherein the first coil comprises a first terminal protruding upward from the core, and a second terminal protruding downward from the core, and the first terminal is coupled to the metal plate, and the second terminal is coupled to the busbar.
    Type: Application
    Filed: December 14, 2021
    Publication date: April 18, 2024
    Inventors: Sung June PARK, Soo San KIM
  • Publication number: 20240090132
    Abstract: An electronic component module comprises: a first printed circuit board; a transformer which is disposed on the first printed circuit board and includes a core and a first coil disposed within the core; a second printed circuit board which is disposed on the transformer; a busbar which is disposed outside the core and to which the opposite ends of the first coil are coupled; and a bracket which is disposed outside the busbar and coupled to the core.
    Type: Application
    Filed: January 4, 2022
    Publication date: March 14, 2024
    Inventors: Sung June PARK, Soo San KIM
  • Patent number: 8906740
    Abstract: A method of manufacture of an integrated circuit packaging system includes: mounting an integrated circuit, having a device through via and a device interconnect, over a substrate with the device through via traversing the integrated circuit and the device interconnect attached to the device through via; attaching a conductive support over the substrate with the conductive support adjacent to the integrated circuit; providing a pre-formed interposer, having an interposer through via and a pre-attached interconnect, with the pre-attached interconnect attached to the interposer through via; mounting the pre-formed interposer over the integrated circuit and the conductive support with the pre-attached interconnect over the device through via; and forming an encapsulation over the substrate covering the integrated circuit, the conductive support, and partially covering the pre-formed interposer.
    Type: Grant
    Filed: April 12, 2011
    Date of Patent: December 9, 2014
    Assignee: STATS ChipPAC Ltd.
    Inventors: Chan Hoon Ko, Soo-San Park, YoungChul Kim
  • Patent number: 8810018
    Abstract: A stacked integrated circuit package system is provided forming a first molded chip comprises attaching a conductor on a wafer, applying an encapsulant around the conductor, and exposing a surface of the conductor in the encapsulant, attaching a first electrical interconnect on the conductor of the first molded chip and stacking an integrated circuit device on the first molded chip with an electrical connector of the integrated circuit device connected to the conductor of the first molded chip with the first electrical interconnect.
    Type: Grant
    Filed: February 3, 2006
    Date of Patent: August 19, 2014
    Assignee: STATS ChipPAC Ltd.
    Inventors: Jong-Woo Ha, Sang-Ho Lee, Soo-San Park
  • Patent number: 8692388
    Abstract: An integrated circuit packaging system is provided including: a first device having a first backside and a first active side; and a waferscale spacer having an exact fit at all four corners adjacent to an edge of the first device and a recess along the edge of the first device.
    Type: Grant
    Filed: June 28, 2012
    Date of Patent: April 8, 2014
    Assignee: Stats Chippac Ltd.
    Inventors: Sang-Ho Lee, Jong-Woo Ha, Soo-San Park
  • Patent number: 8692365
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a base substrate; attaching a package stack assembly, having a contact pad, on the base substrate; applying an encapsulation having a cavity with a tapered side directly over the package stack assembly, the contact pad exposed in the cavity; attaching a recessed circuitry unit in the cavity and on the contact pad, a chamber of the cavity formed by the recessed circuitry unit and the tapered side of the cavity; and mounting a thermal structure over the recessed circuitry unit, the cavity, and the encapsulation.
    Type: Grant
    Filed: June 17, 2011
    Date of Patent: April 8, 2014
    Assignee: Stats Chippac Ltd.
    Inventors: DongSoo Moon, Taewoo Lee, Soo-San Park, SooMoon Park, Sang-Ho Lee
  • Patent number: 8685797
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a package carrier having a dispense port; attaching an integrated circuit to the package carrier and over the dispense port; placing a mold chase over the integrated circuit and on the package carrier, the mold chase having a hole; and forming an encapsulation through the dispense port or the hole, the encapsulation surrounding the integrated circuit including completely filled in a space between the integrated circuit and the package carrier, and in a portion of the hole, the encapsulation having an elevated portion or a removal surface resulting from the elevated portion detached.
    Type: Grant
    Filed: August 28, 2012
    Date of Patent: April 1, 2014
    Assignee: Stats Chippac Ltd.
    Inventors: Soo-San Park, Sang-Ho Lee, DaeSik Choi
  • Patent number: 8581380
    Abstract: An integrated circuit packaging system with ultra-thin die is provided including providing an ultra-thin integrated circuit stack, having a vertical sidewall contact, including providing a semiconductor wafer having an active side, forming a solder bump on the active side of the semiconductor wafer, forming a support layer over the solder bump and the active side of the semiconductor wafer, forming an ultra-thin wafer from the semiconductor wafer and singulating the ultra-thin integrated circuit stack for exposing the vertical sidewall contact, mounting the ultra-thin integrated circuit stack on a substrate, and coupling the substrate to the vertical sidewall contact.
    Type: Grant
    Filed: July 10, 2006
    Date of Patent: November 12, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: Soo-San Park, Sang-Ho Lee, Jong-Woo Ha
  • Patent number: 8559185
    Abstract: An integrated circuit package system includes: providing a package substrate; mounting an interposer chip containing active circuitry over the package substrate; attaching a conductive bump stack having a base bump end and a stud bump end, the base bump end on the interposer chip; connecting a stack connector to the interposer chip and the package substrate; and applying a package encapsulant over the interposer chip, the stack connector, and the conductive bump stack with the stud bump end of the conductive bump stack substantially exposed.
    Type: Grant
    Filed: May 22, 2012
    Date of Patent: October 15, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: Sang-Ho Lee, Soo-San Park, DaeSik Choi
  • Patent number: 8390110
    Abstract: A method of manufacture of an integrated circuit packaging system includes: mounting a substrate-less integrated circuit package, having a terminal having characteristics of an intermetallic compound, over a substrate; connecting the substrate and the substrate-less integrated circuit package; and forming a base encapsulation over the substrate-less integrated circuit package with the terminal exposed.
    Type: Grant
    Filed: October 20, 2009
    Date of Patent: March 5, 2013
    Assignee: STATS ChipPAC Ltd.
    Inventors: Sang-Ho Lee, Taewoo Lee, Soo-San Park
  • Patent number: 8383458
    Abstract: A method for manufacturing an integrated circuit package system includes: providing a base package including a first integrated circuit coupled to a base substrate by an electrical interconnect formed on one side; and mounting an offset package over the base package, the offset package electrically coupled to the base substrate via a system interconnect.
    Type: Grant
    Filed: December 21, 2010
    Date of Patent: February 26, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: DaeSik Choi, BumJoon Hong, Sang-Ho Lee, Jong-Woo Ha, Soo-San Park
  • Publication number: 20120319267
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a base substrate; attaching a package stack assembly, having a contact pad, on the base substrate; applying an encapsulation having a cavity with a tapered side directly over the package stack assembly, the contact pad exposed in the cavity; attaching a recessed circuitry unit in the cavity and on the contact pad, a chamber of the cavity formed by the recessed circuitry unit and the tapered side of the cavity; and mounting a thermal structure over the recessed circuitry unit, the cavity, and the encapsulation.
    Type: Application
    Filed: June 17, 2011
    Publication date: December 20, 2012
    Inventors: DongSoo Moon, Taewoo Lee, Soo-San Park, SooMoon Park, Sang-Ho Lee
  • Publication number: 20120319266
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a package carrier having a dispense port; attaching an integrated circuit to the package carrier and over the dispense port; placing a mold chase over the integrated circuit and on the package carrier, the mold chase having a hole; and forming an encapsulation through the dispense port or the hole, the encapsulation surrounding the integrated circuit including completely filled in a space between the integrated circuit and the package carrier, and in a portion of the hole, the encapsulation having an elevated portion or a removal surface resulting from the elevated portion detached.
    Type: Application
    Filed: August 28, 2012
    Publication date: December 20, 2012
    Inventors: Soo-San Park, Sang-Ho Lee, DaeSik Choi
  • Publication number: 20120261810
    Abstract: An integrated circuit packaging system is provided including: a first device having a first backside and a first active side; and a waferscale spacer having an exact fit at all four corners adjacent to an edge of the first device and a recess along the edge of the first device.
    Type: Application
    Filed: June 28, 2012
    Publication date: October 18, 2012
    Inventors: Sang-Ho Lee, Jong-Woo Ha, Soo-San Park
  • Patent number: 8273607
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a package carrier having a dispense port; attaching an integrated circuit to the package carrier and over the dispense port; placing a mold chase over the integrated circuit and on the package carrier, the mold chase having a hole; and forming an encapsulation through the dispense port or the hole, the encapsulation surrounding the integrated circuit including completely filled in a space between the integrated circuit and the package carrier, and in a portion of the hole, the encapsulation having an elevated portion or a removal surface resulting from the elevated portion detached.
    Type: Grant
    Filed: June 18, 2010
    Date of Patent: September 25, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Soo-San Park, Sang-Ho Lee, DaeSik Choi
  • Publication number: 20120228767
    Abstract: An integrated circuit package system includes: providing a package substrate; mounting an interposer chip containing active circuitry over the package substrate; attaching a conductive bump stack having a base bump end and a stud bump end, the base bump end on the interposer chip; connecting a stack connector to the interposer chip and the package substrate; and applying a package encapsulant over the interposer chip, the stack connector, and the conductive bump stack with the stud bump end of the conductive bump stack substantially exposed.
    Type: Application
    Filed: May 22, 2012
    Publication date: September 13, 2012
    Inventors: Sang-Ho Lee, Soo-San Park, DaeSik Choi
  • Patent number: 8247893
    Abstract: A mountable integrated circuit package system comprising: mounting a first integrated circuit device over a package carrier; mounting an interposer including a central aperture over the package carrier, an intra-stack interconnect connected between the interposer and the package carrier, and the first integrated circuit device within the central aperture; and forming an intra-stack encapsulation over the package carrier and surrounding the interposer.
    Type: Grant
    Filed: December 27, 2007
    Date of Patent: August 21, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: YoungJoon Kim, Soo-San Park
  • Patent number: 8211749
    Abstract: An integrated circuit packaging system is provided including forming a first device wafer having a first backside and a first active side; forming a waferscale spacer wafer having a waferscale spacer and a first opening; mounting the waferscale spacer wafer on the first backside; and singulating an first integrated circuit die having the waferscale spacer from the first device wafer having the first backside with the waferscale spacer wafer thereon.
    Type: Grant
    Filed: August 18, 2006
    Date of Patent: July 3, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Sang-Ho Lee, Jong-Woo Ha, Soo-San Park
  • Patent number: 8189344
    Abstract: An integrated circuit package system includes: providing a package substrate; mounting an interposer chip containing active circuitry over the package substrate; attaching a conductive bump stack having a base bump end and a stud bump end, the base bump end on the interposer chip; connecting a stack connector to the interposer chip and the package substrate; and applying a package encapsulant over the interposer chip, the stack connector, and the conductive bump stack with the stud bump end of the conductive bump stack substantially exposed.
    Type: Grant
    Filed: June 9, 2008
    Date of Patent: May 29, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Sang-Ho Lee, Soo-San Park, DaeSik Choi
  • Patent number: 8115293
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a first substrate; mounting a component over the first substrate; mounting a stack substrate over the component, the stack substrate having an inner pad and an outer pad connected to the first substrate; mounting a first exposed interconnect on the outer pad; forming a first encapsulation over the stack substrate, the first exposed interconnect partially exposed and the inner pad partially exposed in a recess of the first encapsulation; and mounting a second exposed interconnect on the inner pad.
    Type: Grant
    Filed: December 8, 2009
    Date of Patent: February 14, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: DongSoo Moon, Taewoo Lee, Soo-San Park, SooMoon Park, Sang-Ho Lee