Patents by Inventor Sorin Andrei Spanoche

Sorin Andrei Spanoche has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120212064
    Abstract: Methods, apparatus and systems for controlling a photovoltaic panel, to output three-phase power while ensuring the power source operates safely include determining a temperature of the photovoltaic panel, determining a voltage provided from the photovoltaic panel, determining a parameter based on the voltage and the temperature and controlling a DC to three-phase power converter based on the determined parameter. The three-phase power converter may be a pulse amplitude modulated current converter (PAMCC), configured to output first, second and third pulse amplitude modulated current pulse from three terminals controlled in timing and phase so that when respective outputs of multiple PAMCCs are connected, each phase of the plurality of PAMCCs is demodulated to produce a three-phase alternating current output. The PAMCC may be controlled through tables of pulse durations based on the determined parameter. The voltage output may be controlled through a fast control loop and through a slower control loop.
    Type: Application
    Filed: October 20, 2011
    Publication date: August 23, 2012
    Applicant: Array Converter Inc.
    Inventors: Sorin Andrei Spanoche, Kent Kernahan, Ion Opris, Paul Scrobohaci, Peter Curzon, Richard Moeller, Shiloh Hawley, Aldrin Aviananda, David Stewart, Felipe Fuks, Marc Elpel
  • Patent number: 7929324
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. Some embodiments provide a PAMCC for each direct current source in an array, for example multiple solar panels. The PAMCC receives direct current and provides pulse amplitude modulated current at its output. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC. When a PAMCC's output is connected in parallel with the outputs of similar PAMCCs an array of PAMCCs is formed, wherein the output pulses of the PAMCCs are out of phase with respect to each other. An array of PAMCCs constructed in accordance with the present invention form a distributed multiphase inverter whose combined output is the demodulated sum of the current pulse amplitude modulated by each PAMCC.
    Type: Grant
    Filed: November 23, 2008
    Date of Patent: April 19, 2011
    Assignee: Array Converter Inc.
    Inventors: Kent Kernahan, Sorin Andrei Spanoche
  • Patent number: 7929326
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. The PAMCC receives direct current and provides pulse amplitude modulated current at its output. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC. When the PAMCC's output is connected in parallel with the outputs of similar PAMCCs an array of PAMCCs is formed, wherein the output pulses of the PAMCCs are out of phase with respect to each other. An array of PAMCCs constructed in accordance with the present invention form a distributed multiphase inverter whose combined output is the demodulated sum of the current pulse amplitude modulated by each PAMCC.
    Type: Grant
    Filed: February 18, 2010
    Date of Patent: April 19, 2011
    Assignee: Array Converter Inc.
    Inventors: Kent Kernahan, Sorin Andrei Spanoche
  • Publication number: 20110057515
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. The PAMCC receives direct current and provides pulse amplitude modulated current at its three output terminals, wherein the current of each terminal is one hundred twenty degrees out of phase with the other two terminals. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC. When each phased output is connected in parallel with the outputs of similar PAMCCs an array of PAMCCs is formed, wherein each voltage phased output pulse is out of phase with respect to a corresponding current output pulse of the other PAMCCs.
    Type: Application
    Filed: August 23, 2010
    Publication date: March 10, 2011
    Applicant: ARRAY CONVERTER, INC.
    Inventors: Sorin Andrei Spanoche, Kent Kernahan
  • Publication number: 20110057516
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. The PAMCC receives direct current and provides pulse amplitude modulated current at its three output terminals, wherein the current of each terminal is one hundred twenty degrees out of phase with the other two terminals. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC. When each phased output is connected in parallel with the outputs of similar PAMCCs an array of PAMCCs is formed, wherein each voltage phased output pulse is out of phase with respect to a corresponding current output pulse of the other PAMCCs.
    Type: Application
    Filed: September 9, 2009
    Publication date: March 10, 2011
    Applicant: ARRAY CONVERTER, INC.
    Inventors: SORIN ANDREI SPANOCHE, KENT KERNAHAN
  • Publication number: 20100164288
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. The PAMCC receives direct current and provides pulse amplitude modulated current at its output. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC. When the PAMCC's output is connected in parallel with the outputs of similar PAMCCs an array of PAMCCs is formed, wherein the output pulses of the PAMCCs are out of phase with respect to each other. An array of PAMCCs constructed in accordance with the present invention form a distributed multiphase inverter whose combined output is the demodulated sum of the current pulse amplitude modulated by each PAMCC.
    Type: Application
    Filed: February 18, 2010
    Publication date: July 1, 2010
    Applicant: ARRAY CONVERTER, INC.
    Inventors: KENT KERNAHAN, SORIN ANDREI SPANOCHE
  • Patent number: 7719864
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. The PAMCC receives direct current and provides pulse amplitude modulated current at its output. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC.
    Type: Grant
    Filed: April 2, 2008
    Date of Patent: May 18, 2010
    Assignee: Array Converter, Inc.
    Inventors: Kent Kernahan, Sorin Andrei Spanoche
  • Publication number: 20090302680
    Abstract: Power is provided to one or more loads by a photovoltaic power generating system wherein the system provides alternating current. No direct current connection is required, allowing the system to be collocated with a load.
    Type: Application
    Filed: August 21, 2008
    Publication date: December 10, 2009
    Inventors: Kent Kernahan, David C. Buuck, Sorin Andrei Spanoche
  • Patent number: 7609185
    Abstract: Methods are disclosed for performing analog to digital signal conversion in shorter time and/or with less power consumption. A predictive guess is supplied as a digital first signal. The digital first signal is converted (D/A) to a counterpart, analog guess signal. A comparison is made between the analog guess signal and a received, analog input sample signal. The result of the comparison is used to improve on the initially supplied guess in a next cycle. Fewer cycles and less power is consumed if the initial guess is within a certain range of the actual magnitude of the analog input sample signal.
    Type: Grant
    Filed: June 20, 2008
    Date of Patent: October 27, 2009
    Assignee: Exar Corporation
    Inventors: Kent Kernahan, Xuecheng Jin, Ping Lo, Ion E. Opris, Sorin Andrei Spanoche
  • Publication number: 20090251936
    Abstract: A direct current to pulse amplitude modulated (“PAM”) current converter, denominated a “PAMCC”, is connected to an individual source of direct current. The PAMCC receives direct current and provides pulse amplitude modulated current at its output. The pulses are produced at a high frequency relative to the signal modulated on a sequence of pulses. The signal modulated onto a sequence of pulses may represent portions of a lower frequency sine wave or other lower frequency waveform, including DC. When the PAMCC's output is connected in parallel with the outputs of similar PAMCCs an array of PAMCCs is formed, wherein the output pulses of the PAMCCs are out of phase with respect to each other. An array of PAMCCs constructed in accordance with the present invention form a distributed multiphase inverter whose combined output is the demodulated sum of the current pulse amplitude modulated by each PAMCC.
    Type: Application
    Filed: April 2, 2008
    Publication date: October 8, 2009
    Inventors: KENT KERNAHAN, SORIN ANDREI SPANOCHE
  • Patent number: 7574321
    Abstract: Electrical components which substantially dissipate the power provided them in the form of heat will change temperature in response to self heating, heat transfer to their surroundings, and heat transferred from one component to another. A method is disclosed for calculating the temperature of a component(s) using a thermal model. In one embodiment the power dissipation of each component is controlled to limit the temperature of the component. In one embodiment the temperature of a component is modified by changing the power dissipation of another component. In some embodiments the power dissipation of a component is modified by modifying its performance. In another embodiment power dissipation is modified by selecting one or more programs for modified execution.
    Type: Grant
    Filed: October 11, 2006
    Date of Patent: August 11, 2009
    Assignee: Exar Corporation
    Inventors: Kent Kernahan, Craig Norman Lambert, Sorin Andrei Spanoche
  • Publication number: 20080297381
    Abstract: Methods and devices are disclosed for performing analog to digital signal conversion in shorter time and/or with less power consumption than that of a comparable analog to digital conversion that uses a conventional sequential approximation method based on a binary search. In one embodiment, a predictive guess is supplied as a digital first signal. The digital first signal is converted (D/A) to a counterpart, analog guess signal. A comparison is made between the analog guess signal and a received, analog input sample signal. The result of the comparison is used to improve on the initially supplied guess in a next cycle. Fewer cycles and less power is consumed if the initial guess is within a certain range of the actual magnitude of the analog input sample signal. In one embodiment, a digital modeler is used to model a process underlying the analog input sample signal and to thereby provide fairly good guesses.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 4, 2008
    Applicant: EXAR CORPORATION
    Inventors: KENT KERNAHAN, XUECHENG JIN, PING LO, ION E. OPRIS, SORIN ANDREI SPANOCHE
  • Publication number: 20080278223
    Abstract: The voltage applied to an integrated circuit is controlled by a temporal process monitor formed as part of the integrated circuit. The temporal process monitor includes a voltage controlled oscillator for producing a first output signal having a first period. A comparator compares the first period to one or more reference values. Should the first period be greater than a first selected reference value the comparator sends a signal to increase the voltage being supplied to the integrated circuit. Should the first period be less than a second selected reference value, the comparator sends a signal to decrease the voltage applied to the integrated circuit. In some embodiments a scaling circuit is provided for producing a second output signal having a second period different from (typically but not necessarily longer than) the first period.
    Type: Application
    Filed: February 2, 2007
    Publication date: November 13, 2008
    Inventors: KENT KERNAHAN, MILTON D. RIBEIRO, RAFAEL PAYSEO-DIAZ, CRAIG NORMAN LAMBERT, SORIN ANDREI SPANOCHE, JINGQUAN CHEN, MICHAEL W. CALDWELL
  • Publication number: 20080219031
    Abstract: The transient response of a switching power supply is improved by providing one or more supplemental power sources connected to the output terminal of the power supply. In one embodiment additional current is provided when a sudden increase in load current causes a corresponding decrease in output voltage. In one embodiment current is discharged when a sudden decrease in load current causes a corresponding increase in output voltage. The supplemental power sources provide a fixed current for a fixed duration. In one embodiment the current provided from the power sources is variable according to the increase or decrease in load current. In some embodiments the supplemental current is provided for a time period approximating the time required for the switching power converter coil current to equal the new load current.
    Type: Application
    Filed: March 6, 2007
    Publication date: September 11, 2008
    Inventors: KENT KERNAHAN, SORIN ANDREI SPANOCHE, JINGQUAN CHEN
  • Patent number: 7405689
    Abstract: Methods and devices perform analog to digital signal conversion in shorter time and/or with less power consumption than that of a comparable analog to digital conversion that uses a conventional sequential approximation method based on a binary search. A predictive guess is supplied as a digital first signal. The digital first signal is converted (D/A) to a counterpart, analog guess signal. Fewer cycles and less power is consumed if the initial guess is within a certain range of the actual magnitude of the analog input sample signal. In one embodiment, a digital modeler is used to model a process underlying the analog input sample signal to thereby provide fairly good guesses.
    Type: Grant
    Filed: December 21, 2005
    Date of Patent: July 29, 2008
    Assignee: Exar Corporation
    Inventors: Kent Kernahan, Xuecheng Jin, Ping Lo, Ion E. Opris, Sorin Andrei Spanoche
  • Publication number: 20080116861
    Abstract: The voltage applied to an integrated circuit is controlled by a temporal process monitor formed as part of the integrated circuit. The temporal process monitor includes a voltage controlled oscillator for producing a first output signal having a first period. A comparator compares the first period to one or more reference values. Should the first period be greater than a first selected reference value the comparator sends a signal to increase the voltage being supplied to the integrated circuit. Should the first period be less than a second selected reference value, the comparator sends a signal to decrease the voltage applied to the integrated circuit. In some embodiments a scaling circuit is provided for producing a second output signal having a second period different from (typically but not necessarily longer than) the first period.
    Type: Application
    Filed: January 2, 2007
    Publication date: May 22, 2008
    Inventors: KENT KERNAHAN, MILTON D. RIBEIRO, DONGSHENG ZHOU, SORIN ANDREI SPANOCHE, RAFAEL PAYSEO-DIAZ, CRAIG NORMAN LAMBERT, MICHAEL W. CALDWELL, JINGQUAN CHEN
  • Publication number: 20080116964
    Abstract: The voltage applied to an integrated circuit is controlled by a temporal process monitor formed as part of the integrated circuit. The temporal process monitor includes a voltage controlled oscillator for producing a first output signal having a first period. A comparator compares the first period to one or more reference values. Should the first period be greater than a first selected reference value the comparator sends a signal to increase the voltage being supplied to the integrated circuit. Should the first period be less than a second selected reference value, the comparator sends a signal to decrease the voltage applied to the integrated circuit. In some embodiments a scaling circuit is provided for producing a second output signal having a second period different from (typically but not necessarily longer than) the first period.
    Type: Application
    Filed: November 22, 2006
    Publication date: May 22, 2008
    Inventors: Kent Kernahan, Milton D. Ribeiro, Dongsheng Zhou, Sorin Andrei Spanoche, Rafael Payseo-Diaz, Craig Norman Lambert, Michael W. Caldwell, Jingquan Chen
  • Patent number: 6982454
    Abstract: A capacitor includes a semiconductor substrate, a bottom conductive pattern, first to third insulating layers, first to third metal plates and a connecting pattern. The bottom conductive pattern is formed on the semiconductor substrate. The first to third insulating layers are formed on the bottom conductive pattern, the first and second metal plates, respectively. The first metal plate is formed on the first insulating layer within a first area. The first metal plate is electrically connected to the bottom conductive pattern. The second metal plate is formed on the second insulating layer within the first area. The second metal plate has an opening in the center thereof. The third metal plate is formed on the third insulating layer. The connecting pattern is formed through the second and third insulating layers and the opening of the second metal plate. The connecting pattern electrically connects the first and the third metal plate.
    Type: Grant
    Filed: October 22, 2003
    Date of Patent: January 3, 2006
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Horia Giuroiu, Sorin Andrei Spanoche
  • Publication number: 20040129966
    Abstract: A capacitor includes a semiconductor substrate, a bottom conductive pattern, first to third insulating layers, first to third metal plates and a connecting pattern. The bottom conductive pattern is formed on the semiconductor substrate. The first to third insulating layers are formed on the bottom conductive pattern, the first and second metal plates, respectively. The first metal plate is formed on the first insulating layer within a first area. The first metal plate is electrically connected to the bottom conductive pattern. The second metal plate is formed on the second insulating layer within the first area. The second metal plate has an opening in the center thereof. The third metal plate is formed on the third insulating layer. The connecting pattern is formed through the second and third insulating layers and the opening of the second metal plate. The connecting pattern electrically connects the first and the third metal plate.
    Type: Application
    Filed: October 22, 2003
    Publication date: July 8, 2004
    Inventors: Horia Giuroiu, Sorin Andrei Spanoche
  • Patent number: 6538491
    Abstract: A switched capacitor circuit includes an operational transconductance amplifier, a feedback stage having a first switched capacitor and a first time constant, and a load stage having a second switched capacitor and a second time constant. The first time constant and the second time constant are equal to each other to improve settling of the circuit. The first and second switched capacitors are coupled to an output of the operational transconductance amplifier via transistors. The transistors are sized so that the time constants of the feedback and load section are equal. In a further embodiment, the time constant of the feedback section is made greater than the load section, to further improve settling. On-state resistance of the transistors are controlled with respect to transconductance of the operational transconductance amplifier to maintain smaller error.
    Type: Grant
    Filed: September 26, 2000
    Date of Patent: March 25, 2003
    Assignee: Oki America, Inc.
    Inventor: Sorin Andrei Spanoche