Patents by Inventor Sorin Stefan Georgescu

Sorin Stefan Georgescu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190393314
    Abstract: A vertical power transistor device includes a semiconductor layer of a first conductivity type, with a plurality of dielectric regions disposed in the semiconductor layer. The dielectric regions extend in a vertical direction from a top surface of the semiconductor layer downward. Each dielectric region has a rounded-square cross-section in a horizontal plane perpendicular to the vertical direction. Adjacent ones of the dielectric regions are laterally separated by a narrow region of the semiconductor layer. Each dielectric region has a cylindrical field plate member centrally disposed therein. The cylindrical field plate member extends in the vertical direction from the top surface downward to near a bottom of the dielectric region. The dielectric region laterally separates the cylindrical field plate member from the narrow region. A source region is disposed at the top surface, and a drain region is disposed at the bottom, of the semiconductor layer.
    Type: Application
    Filed: May 13, 2019
    Publication date: December 26, 2019
    Applicant: Power Integrations, Inc.
    Inventors: Sorin Stefan Georgescu, Kamal Raj Varadarajan, Alexei Ankoudinov
  • Patent number: 10325988
    Abstract: A vertical power transistor device includes a semiconductor layer of a first conductivity type, with a plurality of dielectric regions disposed in the semiconductor layer. The dielectric regions extend in a vertical direction from a top surface of the semiconductor layer downward. Each dielectric region has a rounded-square cross-section in a horizontal plane perpendicular to the vertical direction. Adjacent ones of the dielectric regions are laterally separated by a narrow region of the semiconductor layer. Each dielectric region has a cylindrical field plate member centrally disposed therein. The cylindrical field plate member extends in the vertical direction from the top surface downward to near a bottom of the dielectric region. The dielectric region laterally separates the cylindrical field plate member from the narrow region. A source region is disposed at the top surface, and a drain region is disposed at the bottom, of the semiconductor layer.
    Type: Grant
    Filed: December 13, 2016
    Date of Patent: June 18, 2019
    Assignee: Power Integrations, Inc.
    Inventors: Sorin Stefan Georgescu, Kamal Raj Varadarajan, Alexei Ankoudinov
  • Publication number: 20190006475
    Abstract: A vertical power transistor device includes a semiconductor layer of a first conductivity type, with a plurality of dielectric regions disposed in the semiconductor layer. The dielectric regions extend in a vertical direction from a top surface of the semiconductor layer downward. Each dielectric region has a rounded-square cross-section in a horizontal plane perpendicular to the vertical direction. Adjacent ones of the dielectric regions are laterally separated by a narrow region of the semiconductor layer. Each dielectric region has a cylindrical field plate member centrally disposed therein. The cylindrical field plate member extends in the vertical direction from the top surface downward to near a bottom of the dielectric region. The dielectric region laterally separates the cylindrical field plate member from the narrow region. A source region is disposed at the top surface, and a drain region is disposed at the bottom, of the semiconductor layer.
    Type: Application
    Filed: December 13, 2016
    Publication date: January 3, 2019
    Inventors: Sorin Stefan Georgescu, Kamal Raj Varadarajan, Alexei Ankoudinov
  • Publication number: 20180069087
    Abstract: A vertical power transistor device includes a semiconductor layer of a first conductivity type, with a plurality of dielectric regions disposed in the semiconductor layer. The dielectric regions extend in a vertical direction from a top surface of the semiconductor layer downward. Each dielectric region has a rounded-square cross-section in a horizontal plane perpendicular to the vertical direction. Adjacent ones of the dielectric regions are laterally separated by a narrow region of the semiconductor layer. Each dielectric region has a cylindrical field plate member centrally disposed therein. The cylindrical field plate member extends in the vertical direction from the top surface downward to near a bottom of the dielectric region. The dielectric region laterally separates the cylindrical field plate member from the narrow region. A source region is disposed at the top surface, and a drain region is disposed at the bottom, of the semiconductor layer.
    Type: Application
    Filed: December 13, 2016
    Publication date: March 8, 2018
    Inventors: Sorin Stefan Georgescu, Kamal Raj Varadarajan, Alexei Ankoudinov
  • Patent number: 9543396
    Abstract: A vertical power transistor device includes a semiconductor layer of a first conductivity type, with a plurality of cylindrically-shaped dielectric regions disposed in the semiconductor layer. The cylindrically-shaped dielectric regions extend in a vertical direction from a top surface of the semiconductor layer downward. Adjacent ones of the cylindrically-shaped dielectric regions being laterally separated along a common diametrical axis by a narrow region of the semiconductor layer having a first width. Each dielectric region has a cylindrically-shaped, conductive field plate member centrally disposed therein. The cylindrically-shaped, conductive field plate member extends in the vertical direction from the top surface downward to near a bottom of the dielectric region. The dielectric region laterally separates the cylindrically-shaped, conductive field plate member from the narrow region.
    Type: Grant
    Filed: October 22, 2014
    Date of Patent: January 10, 2017
    Assignee: Power Integrations, Inc.
    Inventors: Sorin Stefan Georgescu, Wayne Byran Grabowski, Kamal Raj Varadarajan, Lin Zhu, Kuo-Chang Robert Yang
  • Publication number: 20150171174
    Abstract: A vertical power transistor device includes a semiconductor layer of a first conductivity type, with a plurality of cylindrically-shaped dielectric regions disposed in the semiconductor layer. The cylindrically-shaped dielectric regions extend in a vertical direction from a top surface of the semiconductor layer downward. Adjacent ones of the cylindrically-shaped dielectric regions being laterally separated along a common diametrical axis by a narrow region of the semiconductor layer having a first width. Each dielectric region has a cylindrically-shaped, conductive field plate member centrally disposed therein. The cylindrically-shaped, conductive field plate member extends in the vertical direction from the top surface downward to near a bottom of the dielectric region. The dielectric region laterally separates the cylindrically-shaped, conductive field plate member from the narrow region.
    Type: Application
    Filed: October 22, 2014
    Publication date: June 18, 2015
    Inventors: Sorin Stefan Georgescu, Wayne Byran Grabowski, Kamal Raj Varadarajan, Lin Zhu, Kuo-Chang Robert Yang
  • Patent number: 6737713
    Abstract: An integrated circuit is described having a substrate, a power transistor in a first region of the subtracted, and a plurality of barrier regions of the substrate around the first region. Each barrier region includes a barrier transistor and at least one substrate connection connecting the barrier transistor to at least one floating region of the substrate adjacent the barrier region.
    Type: Grant
    Filed: July 2, 2002
    Date of Patent: May 18, 2004
    Assignee: Tripath Technology, Inc.
    Inventors: Sorin Stefan Georgescu, Carl Sawtell
  • Patent number: 6617642
    Abstract: The field effect transistor of the present invention includes a body diffusion region having a source diffusion region therein. The field effect transistor further includes a metal source contact adjacent the body diffusion region and the source diffusion region. The metal source contact forms a Schottky type contact with the body diffusion region.
    Type: Grant
    Filed: October 17, 2000
    Date of Patent: September 9, 2003
    Assignee: Tripath Technology, Inc.
    Inventor: Sorin Stefan Georgescu
  • Publication number: 20030085442
    Abstract: An integrated circuit is described having a substrate, a power transistor in a first region of the substrate, and a plurality of barrier regions of the substrate around the first region. Each barrier region includes a barrier transistor and at least one substrate connection connecting the barrier transistor to at least one floating region of the substrate adjacent the barrier region. During operation of the integrated circuit, the floating regions and the barrier transistors operate to inhibit operation of parasitic devices associated with the power transistor.
    Type: Application
    Filed: July 2, 2002
    Publication date: May 8, 2003
    Applicant: Tripath Technology Inc.
    Inventors: Sorin Stefan Georgescu, Carl Sawtell