Patents by Inventor Sotirios Limotyrakis

Sotirios Limotyrakis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9059730
    Abstract: A multistage analog-to-digital data conversion, including: a first stage unit configured to process an analog input signal into a first number of most significant bits using a first reference signal, and to output a first stage residue signal; a second stage unit configured to receive and process the first stage residue signal into a second number of remaining least significant bits using a second reference signal; a sampling unit configured to sample the first stage residue signal received from the first stage unit onto the second stage unit with a passive element; and an output unit configured to output a digital value that is a combination of the first number of most significant bits and the second number of remaining least significant bits.
    Type: Grant
    Filed: September 19, 2013
    Date of Patent: June 16, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Hyunsik Park, Sotirios Limotyrakis
  • Publication number: 20150077280
    Abstract: A multistage analog-to-digital data conversion, including: a first stage unit configured to process an analog input signal into a first number of most significant bits using a first reference signal, and to output a first stage residue signal; a second stage unit configured to receive and process the first stage residue signal into a second number of remaining least significant bits using a second reference signal; a sampling unit configured to sample the first stage residue signal received from the first stage unit onto the second stage unit with a passive element; and an output unit configured to output a digital value that is a combination of the first number of most significant bits and the second number of remaining least significant bits.
    Type: Application
    Filed: September 19, 2013
    Publication date: March 19, 2015
    Applicant: QUALCOMM Incorporated
    Inventors: Hyunsik Park, Sotirios Limotyrakis
  • Patent number: 8614638
    Abstract: A hybrid SAR ADC can be implemented to reduce the number of operations that are executed to convert an analog input signal into its digital representation. Pipeline processing operations can be executed on the analog input signal to generate pipeline bits (MSBs of the digital representation) and an analog residue signal. The analog residue signal can be compared against a plurality of thresholds to generate comparator bits that are indicative of a range associated with a subset of the predetermined thresholds that correspond to the analog residue signal. Successive approximation analog-to-digital conversion operations can be executed on the analog residue signal to generate successive approximation bits. The digital representation can be determined based, at least in part, on the pipeline bits, the comparator bits, and the successive approximation bits.
    Type: Grant
    Filed: June 19, 2012
    Date of Patent: December 24, 2013
    Assignee: QUALCOMM Incorporated
    Inventors: Sotirios Limotyrakis, Michael Peter Mack, Hyunsik Park, Sang-Min Lee, Brian James Kaczynski, MeeLan Lee
  • Publication number: 20130335250
    Abstract: A hybrid SAR ADC can be implemented to reduce the number of operations that are executed to convert an analog input signal into its digital representation. Pipeline processing operations can be executed on the analog input signal to generate pipeline bits (MSBs of the digital representation) and an analog residue signal. The analog residue signal can be compared against a plurality of thresholds to generate comparator bits that are indicative of a range associated with a subset of the predetermined thresholds that correspond to the analog residue signal. Successive approximation analog-to-digital conversion operations can be executed on the analog residue signal to generate successive approximation bits. The digital representation can be determined based, at least in part, on the pipeline bits, the comparator bits, and the successive approximation bits.
    Type: Application
    Filed: June 19, 2012
    Publication date: December 19, 2013
    Applicant: QUALCOMM ATHEROS, INC
    Inventors: Sotirios LIMOTYRAKIS, Michael Peter MACK, Hyunsik PARK, Sang-Min LEE, Brian James KACZYNSKI, MeeLan LEE
  • Patent number: 7821305
    Abstract: A voltage buffer with current reuse is described. This voltage buffer can advantageously provide a relatively wide voltage differential using a relatively low current. In one embodiment, a slave branch can be used to minimize potential spikes/glitches in the voltage buffer.
    Type: Grant
    Filed: October 13, 2009
    Date of Patent: October 26, 2010
    Assignee: Atheros Communications, Inc.
    Inventor: Sotirios Limotyrakis
  • Patent number: 7768324
    Abstract: A voltage buffer with current reuse is described. This voltage buffer can advantageously provide a relatively wide voltage differential using a relatively low current. In one embodiment, a slave branch can be used to minimize potential spikes/glitches in the voltage buffer.
    Type: Grant
    Filed: April 3, 2008
    Date of Patent: August 3, 2010
    Assignee: Atheros Communications, Inc.
    Inventor: Sotirios Limotyrakis