Patents by Inventor Soumya Chandramouli

Soumya Chandramouli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11531070
    Abstract: Aspects of the present disclosure provide for a circuit. In at least some examples, the circuit includes an output node at which a voltage for transmission via a differential conductor is present. The circuit further includes a first pull-up network coupled between a voltage supply node and the output node and configured to include a first amount of resistance. The circuit further includes a second pull-up network coupled between a voltage supply node and the output node and configured to include a second amount of resistance. The circuit further includes a comparator having a first input terminal coupled to the output node, a second input terminal configured to receive a reference voltage, and an output terminal configured to output a comparison result.
    Type: Grant
    Filed: January 17, 2020
    Date of Patent: December 20, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Satya Someswara Kaushik Yanamandra, Soumya Chandramouli, Michael Shin-Chyr Lu
  • Publication number: 20210223330
    Abstract: Aspects of the present disclosure provide for a circuit. In at least some examples, the circuit includes an output node at which a voltage for transmission via a differential conductor is present. The circuit further includes a first pull-up network coupled between a voltage supply node and the output node and configured to include a first amount of resistance. The circuit further includes a second pull-up network coupled between a voltage supply node and the output node and configured to include a second amount of resistance. The circuit further includes a comparator having a first input terminal coupled to the output node, a second input terminal configured to receive a reference voltage, and an output terminal configured to output a comparison result.
    Type: Application
    Filed: January 17, 2020
    Publication date: July 22, 2021
    Inventors: Satya Someswara Kaushik YANAMANDRA, Soumya CHANDRAMOULI, Michael Shin-Chyr LU
  • Patent number: 10608650
    Abstract: In examples, a voltage-controlled oscillator (VCO) comprises an inductor; a first pair of transistors having first terminals coupled to a voltage source, second terminals coupled to opposing ends of the inductor, and control terminals coupled to opposing ends of the inductor; and a second pair of transistors having first terminals coupled to ground, second terminals coupled to opposing ends of the inductor, and control terminals coupled to opposing ends of the inductor. The VCO also comprises a first transistor coupled to at least one capacitor, the combination of the first transistor and the at least one capacitor coupled to the inductor in parallel. The VCO further comprises second, third, and fourth transistors coupled to a control terminal of the first transistor, the second transistor coupled to the voltage source, the fourth transistor coupled to ground, and the third transistor configured to receive a ramped voltage.
    Type: Grant
    Filed: June 7, 2018
    Date of Patent: March 31, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Arlo James Aude, Soumya Chandramouli, Roland Nii Ofei Ribeiro, Abishek Manian
  • Publication number: 20190379384
    Abstract: In examples, a voltage-controlled oscillator (VCO) comprises an inductor; a first pair of transistors having first terminals coupled to a voltage source, second terminals coupled to opposing ends of the inductor, and control terminals coupled to opposing ends of the inductor; and a second pair of transistors having first terminals coupled to ground, second terminals coupled to opposing ends of the inductor, and control terminals coupled to opposing ends of the inductor. The VCO also comprises a first transistor coupled to at least one capacitor, the combination of the first transistor and the at least one capacitor coupled to the inductor in parallel. The VCO further comprises second, third, and fourth transistors coupled to a control terminal of the first transistor, the second transistor coupled to the voltage source, the fourth transistor coupled to ground, and the third transistor configured to receive a ramped voltage.
    Type: Application
    Filed: June 7, 2018
    Publication date: December 12, 2019
    Inventors: Arlo James AUDE, Soumya CHANDRAMOULI, Roland Nii Ofei RIBEIRO, Abishek MANIAN
  • Patent number: 8633756
    Abstract: Low voltage differential signaling (LVDS) circuitry and method for dynamically controlling the common mode voltage at the input of an LVDS receiver. The common mode voltage of the incoming LVDS signal is monitored. The common mode voltage at the input of the LVDS receiver is clamped at a clamp voltage when the common mode voltage of the incoming LVDS signal is less than a predetermined voltage, and allowed to track it otherwise.
    Type: Grant
    Filed: July 21, 2011
    Date of Patent: January 21, 2014
    Assignee: National Semiconductor Corporation
    Inventors: Arlo J. Aude, Soumya Chandramouli
  • Patent number: 8509299
    Abstract: Decision feedback equalization (DFE) circuitry and method for equalizing data signals over a wide range of data rates. By using delayed and controlled versions of the recovered data clock to retime the equalized data signal for feedback via the DFE taps, correct feedback signal timing is maintained and jitter tolerance is increased at high data rates.
    Type: Grant
    Filed: July 21, 2011
    Date of Patent: August 13, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Steven E. Finn, Soumya Chandramouli
  • Patent number: 8476934
    Abstract: Differential signal detection circuitry with an integrated reference voltage. The reference voltage is added as an offset to the output voltage, and its integration ensures that variations in the reference voltage closely track variations in the signal. Accordingly, the detection threshold for the signal being detected remains more consistent over variations in the circuit manufacturing process, power supply voltage and operating temperature.
    Type: Grant
    Filed: July 21, 2011
    Date of Patent: July 2, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Arlo J. Aude, Soumya Chandramouli
  • Publication number: 20130021081
    Abstract: Differential signal detection circuitry with an integrated reference voltage. The reference voltage is added as an offset to the output voltage, and its integration ensures that variations in the reference voltage closely track variations in the signal. Accordingly, the detection threshold for the signal being detected remains more consistent over variations in the circuit manufacturing process, power supply voltage and operating temperature.
    Type: Application
    Filed: July 21, 2011
    Publication date: January 24, 2013
    Applicant: National Semiconductor Corporation
    Inventors: Arlo J. Aude, Soumya Chandramouli
  • Publication number: 20130021074
    Abstract: Decision feedback equalization (DFE) circuitry and method for equalizing data signals over a wide range of data rates. By using delayed and controlled versions of the recovered data clock to retime the equalized data signal for feedback via the DFE taps, correct feedback signal timing is maintained and jitter tolerance is increased at high data rates.
    Type: Application
    Filed: July 21, 2011
    Publication date: January 24, 2013
    Applicant: National Semiconductor Corporation
    Inventors: Steven E. Finn, Soumya Chandramouli