Patents by Inventor Stéphane Cholet

Stéphane Cholet has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8501533
    Abstract: A method of etching a programmable memory microelectronic device (10) having a substrate covered with at least one of the following layers in succession: a first electrode (2) based on a first metallic element; a layer (4) of chalcogenide doped with a second metallic element; a second electrode (5) based on a third metallic element; a diffusion barrier type electrically-conductive layer (6); and a hard mask (7); is provided. The method includes etching, using an inert gas plasma, at least the hard mask (7), the electrically-conductive layer (6), the second electrode (5) and the chalcogenide layer (4), where the etching step is carried out by cathode sputtering at a temperature strictly less than 150° C., preferably at a temperature of at most 120° C., and particularly preferably at a temperature of at most 100° C.
    Type: Grant
    Filed: December 16, 2011
    Date of Patent: August 6, 2013
    Assignee: Altis Semiconductor
    Inventor: Stéphane Cholet
  • Publication number: 20120168704
    Abstract: A method of etching a programmable memory microelectronic device (10) having a substrate covered with at least one of the following layers in succession: a first electrode (2) based on a first metallic element; a layer (4) of chalcogenide doped with a second metallic element; a second electrode (5) based on a third metallic element; a diffusion barrier type electrically-conductive layer (6); and a hard mask (7); is provided. The method includes etching, using an inert gas plasma, at least the hard mask (7), the electrically-conductive layer (6), the second electrode (5) and the chalcogenide layer (4), where the etching step is carried out by cathode sputtering at a temperature strictly less than 150° C., preferably at a temperature of at most 120° C., and particularly preferably at a temperature of at most 100° C.
    Type: Application
    Filed: December 16, 2011
    Publication date: July 5, 2012
    Inventor: Stéphane Cholet
  • Publication number: 20120124834
    Abstract: A method for manufacturing a part by forging, including producing a semifinished part by precision forging and polishing the part by an abrasive strip, compliant geometric characteristics of the part to be obtained being predetermined in a theoretical model. The method includes: measuring the geometrical characteristics of the semifinished part after the forging operations and comparing the characteristics with the theoretical model; determining noncompliant areas on the surface of the part; determining the amount of material to be removed from each noncompliant area to make the area compliant; and polishing the part using the abrasive strip, controlling the strip so as to remove the amount of material from each noncompliant area. The method can be used for example for polishing turbine engine fan blades.
    Type: Application
    Filed: June 23, 2010
    Publication date: May 24, 2012
    Applicant: SNECMA
    Inventors: Stéphane Cholet, Bertrand Lamaison, Xavier Malassigne, Arnaud Villanova
  • Patent number: 7799696
    Abstract: A method of manufacturing an integrated circuit including a memory device that includes the following processes: forming a mask layer structure above a composite structure including a resistivity changing layer and an electrode layer disposed above the resistivity changing layer; partially patterning the mask layer structure using a first substance; stopping patterning the mask layer structure before exposing the top surface of the electrode layer; at least partially exposing the top surface of the electrode layer using a second substance, the second substance chemically not reacting with the electrode layer material.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: September 21, 2010
    Assignees: Qimonda AG, Altis Semiconductor, SNC
    Inventor: Stéphane Cholet
  • Publication number: 20090159558
    Abstract: A method of manufacturing an integrated circuit including a memory device that includes the following processes: forming a mask layer structure above a composite structure including a resistivity changing layer and an electrode layer disposed above the resistivity changing layer; partially patterning the mask layer structure using a first substance; stopping patterning the mask layer structure before exposing the top surface of the electrode layer; at least partially exposing the top surface of the electrode layer using a second substance, the second substance chemically not reacting with the electrode layer material.
    Type: Application
    Filed: December 20, 2007
    Publication date: June 25, 2009
    Inventor: Stephane Cholet