Patents by Inventor Stacy Jean Garvin

Stacy Jean Garvin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7142624
    Abstract: The present analog invention is related to a unified digital architecture comprising logic transmitter portions and logic receiver portions. A unified serial link system and method for transmitting digital data across wired media including a transmitter and a receiver portion is provided, one of the transmitter portion and receiver portion comprising a phase locked loop (PLL) circuit. The PLL circuit comprises a voltage control oscillator, a frequency divider, a phase-frequency detector, a charge pump and a multi-pole loop filter. One embodiment comprises a dual loop PLL having a digital coarse loop and an analog fine loop.
    Type: Grant
    Filed: September 13, 2005
    Date of Patent: November 28, 2006
    Assignee: International Business Machines Corporation
    Inventors: Hayden Clavie Cranford, Jr., Stacy Jean Garvin, Vernon Roberts Norman, Paul Alan Owczarski, Martin Leo Schmatz, Joseph Marsh Stevens
  • Patent number: 6993107
    Abstract: A unified serial link system and method for transmitting digital data across wired media including a transmitter and a receiver. The system comprises a phase locked loop (PLL) control circuit, a phase rotator circuit, a phase buffer circuit, and an equalization driver circuit. The phase rotator circuit is configured to acquire a clock phase from the phase locked loop control circuit and modulo shift the clock phase into a desired phase angle. One embodiment comprises a dual loop PLL having a digital coarse loop and an analog fine loop, a multi-stage voltage controlled oscillator, a voltage comparator, a PLL control logic, a digital to analog counter and a low pass filter. The fine loop includes the oscillator, a frequency divider, a phase-frequency detector, a charge pump and a loop filter.
    Type: Grant
    Filed: November 28, 2001
    Date of Patent: January 31, 2006
    Assignee: International Business Machines Corporation
    Inventors: Hayden Clavie Cranford, Jr., Stacy Jean Garvin, Vernon Roberts Norman, Paul Alan Owczarski, Martin Leo Schmatz, Joseph Marsh Stevens
  • Publication number: 20020136343
    Abstract: A unified serial link system and method for transmitting digital data across wired media including a transmitter and a receiver. The system comprises a phase locked loop (PLL) control circuit, a phase rotator circuit, a phase buffer circuit, and an equalization driver circuit. The phase rotator circuit is configured to acquire a clock phase from the phase locked loop control circuit and modulo shift the clock phase into a desired phase angle. One embodiment comprises a dual loop PLL having a digital coarse loop and an analog fine loop, a multi-stage voltage controlled oscillator, a voltage comparator, a PLL control logic, a digital to analog counter and a low pass filter. The fine loop includes the oscillator, a frequency divider, a phase-frequency detector, a charge pump and a loop filter.
    Type: Application
    Filed: November 28, 2001
    Publication date: September 26, 2002
    Applicant: International Business Machines Corporation
    Inventors: Hayden Clavie Cranford, Stacy Jean Garvin, Vernon Roberts Norman, Paul Alan Owczarski, Martin Leo Schmatz, Joseph Marsh Stevens