Patents by Inventor Stanley Jeh-Chun Ma

Stanley Jeh-Chun Ma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240120912
    Abstract: A signal driver may include a variable termination resistor and a signal transmission line. The variable termination resistor may include one or more variable termination resistor units. Each of the one or more variable termination resistor units may include a switch connected to a first end node of the variable termination resistor; a T-coil connected to the switch; a first resistor connected to the first end node of the variable termination resistor and to the T-coil; and a second resistor connected to a second end node of the variable termination resistor and to the T-coil. The signal transmission line may be connected to the second end node of the variable termination resistor.
    Type: Application
    Filed: October 10, 2022
    Publication date: April 11, 2024
    Applicant: SEMTECH CORPORATION
    Inventors: Steven Greig PORTER, Stanley Jeh-Chun MA
  • Publication number: 20240113920
    Abstract: A signal driver may include a plurality of distributed drivers along a differential transmission line. Each of the plurality of the distributed drivers may include: an output tap configured to receive a portion of an incoming signal of the signal driver; and a T-coil connected to an output node of the output tap. The differential transmission line is connected to and intercepted by a first terminal and a second terminal of the T-coil, and a plurality of T-coils of the plurality of the distributed drivers are distributed along and spaced apart on the differential transmission line.
    Type: Application
    Filed: September 29, 2022
    Publication date: April 4, 2024
    Applicant: SEMTECH CORPORATION
    Inventors: Steven Greig PORTER, Stanley Jeh-Chun MA
  • Patent number: 9467278
    Abstract: Methods and apparatus are provided for trimming one or more clock buffers in a clock and data recovery system in a receiver using a phase shift of the transmit data. At least one clock buffer is trimmed by synchronizing the clock and data recovery system to a transmit clock received from a transmitter. A transmit data signal that is received from the transmitter is then sampled using at least a first latch in the receiver. A phase of the transmit data signal is adjusted in the transmitter until values sampled by the first latch satisfy a first predefined criteria (such as approximately 50% binary ones and 50% binary zeroes). The phase of the transmit data signal is adjusted again to an approximate phase location of a second latch in the receiver, and the transmit data signal is sampled using the second latch. A phase of a clock buffer associated with the second latch is then adjusted until values sampled by the second latch satisfy a second predefined criteria.
    Type: Grant
    Filed: April 29, 2011
    Date of Patent: October 11, 2016
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventor: Stanley Jeh-Chun Ma
  • Patent number: 9191190
    Abstract: Methods and apparatus are provided for implementing a digital host-lock mode in a transceiver. The transmitter portion of a transceiver is synchronized to a recovered clock generated by the receiver portion of the transceiver by applying a receiver input signal to a clock and data recovery system in the receiver portion to generate the recovered clock and a frequency offset value. The frequency offset value comprises a digital word indicating a frequency offset between the recovered clock and the receiver input signal. A transmit clock is generated in the transmitter portion that is substantially synchronized to the recovered clock by applying the digital word to a clock signal generator.
    Type: Grant
    Filed: April 29, 2011
    Date of Patent: November 17, 2015
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventor: Stanley Jeh-Chun Ma
  • Publication number: 20120275555
    Abstract: Methods and apparatus are provided for trimming one or more clock buffers in a clock and data recovery system in a receiver using a phase shift of the transmit data. At least one clock buffer is trimmed by synchronizing the clock and data recovery system to a transmit clock received from a transmitter. A transmit data signal that is received from the transmitter is then sampled using at least a first latch in the receiver. A phase of the transmit data signal is adjusted in the transmitter until values sampled by the first latch satisfy a first predefined criteria (such as approximately 50% binary ones and 50% binary zeroes). The phase of the transmit data signal is adjusted again to an approximate phase location of a second latch in the receiver, and the transmit data signal is sampled using the second latch. A phase of a clock buffer associated with the second latch is then adjusted until values sampled by the second latch satisfy a second predefined criteria.
    Type: Application
    Filed: April 29, 2011
    Publication date: November 1, 2012
    Inventor: Stanley Jeh-Chun Ma
  • Publication number: 20120275494
    Abstract: Methods and apparatus are provided for implementing a digital host-lock mode in a transceiver. The transmitter portion of a transceiver is synchronized to a recovered clock generated by the receiver portion of the transceiver by applying a receiver input signal to a clock and data recovery system in the receiver portion to generate the recovered clock and a frequency offset value. The frequency offset value comprises a digital word indicating a frequency offset between the recovered clock and the receiver input signal. A transmit clock is generated in the transmitter portion that is substantially synchronized to the recovered clock by applying the digital word to a clock signal generator.
    Type: Application
    Filed: April 29, 2011
    Publication date: November 1, 2012
    Inventor: Stanley Jeh-Chun Ma
  • Patent number: 8044745
    Abstract: Various apparatuses and methods for offsetting the phase and/or frequency of a clock signal are disclosed herein. For example, some embodiments provide an apparatus for generating a clock signal, including a quadrature delay circuit connected to an input clock signal. The quadrature delay circuit outputs components of the input clock signal with different phase shifts. A first amplitude modulator is connected to the first output of the quadrature delay circuit, and a second amplitude modulator is connected to the second output of the quadrature delay circuit. A summer combines the output of the first and second amplitude modulators.
    Type: Grant
    Filed: January 28, 2009
    Date of Patent: October 25, 2011
    Assignee: Agere Systems Inc.
    Inventor: Stanley Jeh-Chun Ma
  • Publication number: 20100188129
    Abstract: Various apparatuses and methods for offsetting the phase and/or frequency of a clock signal are disclosed herein. For example, some embodiments provide an apparatus for generating a clock signal, including a quadrature delay circuit connected to an input clock signal. The quadrature delay circuit outputs components of the input clock signal with different phase shifts. A first amplitude modulator is connected to the first output of the quadrature delay circuit, and a second amplitude modulator is connected to the second output of the quadrature delay circuit. A summer combines the output of the first and second amplitude modulators.
    Type: Application
    Filed: January 28, 2009
    Publication date: July 29, 2010
    Inventor: Stanley Jeh-Chun Ma
  • Patent number: 7382638
    Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. The circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.
    Type: Grant
    Filed: July 9, 2007
    Date of Patent: June 3, 2008
    Assignee: MOSAID Technologies Incorporated
    Inventors: Stanley Jeh-Chun Ma, Peter P. Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
  • Patent number: 7298637
    Abstract: A multiple matchline sense circuit for detecting a single, more than one, or no match conditions during a search-and-compare operation of a content addressable memory is disclosed. The circuit compares the rising voltage rate of a multiple matchline to the rising voltage rate of a reference multiple matchline in order to generate a multibit result representing one of the three conditions. The circuit generates a self-timed control signal to end the search-and-compare operation, and to set the circuit to a precharge state.
    Type: Grant
    Filed: July 24, 2006
    Date of Patent: November 20, 2007
    Assignee: Mosaid Technologies Incorporated
    Inventors: Stanley Jeh-Chun Ma, Peter P. Ma
  • Patent number: 7251148
    Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. The circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.
    Type: Grant
    Filed: November 9, 2005
    Date of Patent: July 31, 2007
    Assignee: Mosaid Technologies Incorporated
    Inventors: Stanley Jeh-Chun Ma, Peter P. Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
  • Patent number: 7095640
    Abstract: A multiple matchline sense circuit for detecting a single, more than one, or no match conditions during a search-and-compare operation of a content addressable memory is disclosed. The circuit compares the rising voltage rate of a multiple matchline to the rising voltage rate of a reference multiple matchline in order to generate a multibit result representing one of the three conditions. The circuit generates a self-timed control signal to end the search-and-compare operation, and to set the circuit to a precharge state.
    Type: Grant
    Filed: November 23, 2005
    Date of Patent: August 22, 2006
    Assignee: MOSAID Technologies Incorporated
    Inventors: Stanley Jeh-Chun Ma, Peter P. Ma
  • Patent number: 6990001
    Abstract: A multiple matchline sense circuit for detecting a single, more than one, or no match conditions during a search-and-compare operation of a content addressable memory is disclosed. The circuit compares the rising voltage rate of a multiple matchline to the rising voltage rate of a reference multiple matchline in order to generate a multibit result representing one of the three conditions. The circuit generates a self-timed control signal to end the search-and-compare operation, and to set the circuit to a precharge state.
    Type: Grant
    Filed: May 31, 2001
    Date of Patent: January 24, 2006
    Assignee: Mosaid Technologies Incorporated
    Inventors: Stanley Jeh-Chun Ma, Peter P. Ma
  • Patent number: 6987682
    Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. the circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.
    Type: Grant
    Filed: May 1, 2001
    Date of Patent: January 17, 2006
    Assignee: MOSAID Technologies Incorporated
    Inventors: Stanley Jeh-Chun Ma, Peter P. Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
  • Patent number: 6831493
    Abstract: A duty cycle regulator derives from an input clock of arbitrary duty cycle, an output clock having an adjustable duty cycle of similar frequency. The duty cycle regulator includes a bistable circuit for receiving an input clock pulse and providing the output clock, coupled through a feedback loop to an adjustable delay unit having a delay interval equal to an adjustable fraction of the input clock period. When an input clock pulse is received, the bistable circuit is set, providing a high signal to the delay unit, after which the delay interval resets the bistable circuit to provide a low signal. The delay unit includes two charge pumps alternately feeding and draining electric charges into and from a low-pass filter. The delay interval can be adjusted to a desired duty cycle independent of the input clock frequency, by setting the ratio of electric currents through the two charge pumps.
    Type: Grant
    Filed: March 7, 2003
    Date of Patent: December 14, 2004
    Assignee: Mosaid Technologies Incorporated
    Inventor: Stanley Jeh-Chun Ma
  • Publication number: 20040130924
    Abstract: A multiple matchline sense circuit for detecting a single, more than one, or no match conditions during a search-and-compare operation of a content addressable memory is disclosed. The circuit compares the rising voltage rate of a multiple matchline to the rising voltage rate of a reference multiple matchline in order to generate a multibit result representing one of the three conditions. The circuit generates a self-timed control signal to end the search-and-compare operation, and to set the circuit to a precharge state.
    Type: Application
    Filed: September 22, 2003
    Publication date: July 8, 2004
    Inventors: Stanley Jeh-Chun Ma, Peter P Ma
  • Publication number: 20030161194
    Abstract: A matchline sense circuit for detecting a rising voltage on a matchline of a CAM array is disclosed. the circuit initially precharges a matchline to ground before turning on a current source to supply current to the matchline and raise the voltage of the matchline. A reference matchline sense circuit generates a self-timed control signal to keep the current supply turned on for a predetermined duration of time. Sensed data on the matchlines are latched after the current source is turned off and the matchlines are precharged to ground. Because the matchline sense circuit of the present invention precharges the matchlines to ground instead of the supply voltage, VDD, less power is consumed. By sensing the rise of the matchline voltage to an n-channel transistor threshold potential, the matchline sensing operation speed is increased.
    Type: Application
    Filed: March 10, 2003
    Publication date: August 28, 2003
    Inventors: Stanley Jeh-Chun Ma, Peter P Ma, Valerie Lines, Peter Gillingham, Robert McKenzie, Abdullah Ahmed
  • Publication number: 20030151435
    Abstract: A duty cycle regulator derives from an input clock of arbitrary duty cycle an output clock having an adjustable duty cycle of similar frequency. The invention comprises a bistable circuit for receiving an input clock pulse and providing the output clock, coupled through a feedback loop to an adjustable delay unit having a delay interval equal to an adjustable fraction of the input clock period. When an input clock pulse is received, the bistable circuit is set giving high signal to the delay unit, which after said delay interval resets the bistable circuit to give a low signal. The delay unit includes two charge pumps alternately feeding and draining electric charges into and from a low-pass filter. The delay interval can be adjusted to a desired duty cycle independent of the input clock frequency, by setting the ratio of electric currents through the two charge pumps.
    Type: Application
    Filed: March 7, 2003
    Publication date: August 14, 2003
    Inventor: Stanley Jeh-Chun Ma
  • Patent number: 6566925
    Abstract: A duty-cycle regulation method for deriving an output clock signal having a predetermined duty cycle from an input clock signal having an arbitrary duty cycle. Once the input clock signal is received, an output clock storage element is switched to a first state upon detecting a transition in the input clock signal for driving the output clock signal to a first signal level. The output clock storage element is then switched to a second state after a delay interval equal to a fraction of the period for driving the output clock signal to a second signal level. The fraction of the period can be programmed to a pre-selected value.
    Type: Grant
    Filed: October 18, 2001
    Date of Patent: May 20, 2003
    Assignee: Mosaid Technologies Incorporated
    Inventor: Stanley Jeh-Chun Ma
  • Publication number: 20020075050
    Abstract: A duty cycle regulator derives from an input clock of arbitrary duty cycle an output clock having an adjustable duty cycle of similar frequency. The invention comprises a bistable circuit for receiving an input clock pulse and providing the output clock, coupled through a feedback loop to an adjustable delay unit having a delay interval equal to an adjustable fraction of the input clock period. When an input clock pulse is received, the bistable circuit is set giving high signal to the delay unit, which after said delay interval resets the bistable circuit to give a low signal. The delay unit includes two charge pumps alternately feeding and draining electric charges into and from a low-pass filter. The delay interval can be adjusted to a desired duty cycle independent of the input clock frequency, by setting the ratio of electric currents through the two charge pumps.
    Type: Application
    Filed: October 18, 2001
    Publication date: June 20, 2002
    Inventor: Stanley Jeh-Chun Ma