Patents by Inventor Stanley Kulick

Stanley Kulick has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050154943
    Abstract: According to one embodiment a computer system is disclosed. The computer system includes memory. The memory includes two or more rows, where each row has a plurality of memory devices. The computer system also includes a chipset.
    Type: Application
    Filed: December 29, 2003
    Publication date: July 14, 2005
    Inventors: James Alexander, Thomas Holman, Mark Heap, Stanley Kulick
  • Publication number: 20050149314
    Abstract: In some embodiments, an apparatus includes a processor, an expander memory bridge location, a memory coupled to the expander memory bridge location, and a bus controller including intercept logic to intercept and block communication from the processor to the expander memory bridge location and to emulate an expander memory bridge. In some embodiments, a method includes intercepting and blocking a status request to a device, regardless of whether the device is installed, and responding to the status request.
    Type: Application
    Filed: December 29, 2003
    Publication date: July 7, 2005
    Inventors: Lily Looi, Stanley Kulick, Dean Mulla, Ashish Gupta, Keith Pflederer, Shivnandan Kaushik, Mohan Kumar, James Crossland
  • Publication number: 20050060502
    Abstract: A forwarding device compares a first address from a first coherent input/output (I/O) transaction with an address from at least one processor-issued transaction to determine if an address conflict exists. The forwarding device completes a first processor-issued transaction of the at least one processor-issued transaction if the address conflict exists and rejects the first coherent I/O transaction. The forwarding device holds remaining processor transactions of the at least one processor-issued transaction that have an address conflict with the first address of the first coherent I/O transaction. The forwarding device transmits the first coherent I/O transaction to an external I/O device, waits for the first coherent I/O transaction to return from the external I/O device, and completes the first coherent I/O transaction. The forwarding device releases the remaining processor transactions once the first coherent I/O transaction has been completed.
    Type: Application
    Filed: October 21, 2004
    Publication date: March 17, 2005
    Inventors: Sin Tan, Stanley Kulick, Rajesh Pamujula