Patents by Inventor Stanley Stanski

Stanley Stanski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070266349
    Abstract: A directed random verification system and method analyzes a pair of generated test cases, from a pool of generated test cases which are capable of testing at least a portion of an untested coverage event, and finds a logical, deterministic crossover point between at least two test cases. Once a pair of test cases with at least one crossover point has been identified the method crosses a portion of the random number trace up to the crossover point with a portion of the second random number trace, which continues from the crossover point. The result is a new random number trace that is a combination of a portion of one test and a portion of another test. The new random number trace is sent to the stimulus generator as the new random number input.
    Type: Application
    Filed: May 9, 2006
    Publication date: November 15, 2007
    Inventors: Jesse Craig, Scott Vento, Stanley Stanski, Andrew Wienick
  • Publication number: 20070101332
    Abstract: Thread entries are stored in a memory of the system to indicate executed instruction threads. Uses of processing resources by the respective instruction threads are detected and history entries for the threads are stored in a memory of the system. Such history entries indicate whether respective processing resources have been used by respective ones of the instruction threads. The history entries of first and second ones of the instruction threads are compared. The second instruction thread is selected for executing if the comparing indicates history of processing resources used by the first thread has a certain difference relative to history of processing resources used by the second thread.
    Type: Application
    Filed: October 28, 2005
    Publication date: May 3, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Adam Courchesne, Francis Kampf, Gregory Mann, Jason Norman, Stanley Stanski
  • Publication number: 20070006108
    Abstract: An integrated circuit (IC) architecture includes a library of intellectual property (IP) cores configured to provide a plurality of individual circuit functions. The IP cores arranged in a manner compatible with a customized, functional selection of individual ones of the IP cores, wherein individually selected cores are accessible through a communication structure included within the library.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 4, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Serafino Bueti, Adam Courchesne, Kenneth Goodnow, Gregory Mann, Stanley Stanski
  • Publication number: 20070005290
    Abstract: An apparatus for monitoring the temperature of an integrated circuit device includes a conductive wiring pattern formed on the integrated circuit device, extending into areas of the device to be monitored. A deterministic signal source is configured to generate a deterministic signal along the conductive wiring pattern, with one or more return paths tapped from selected locations along the pattern. A temperature change determination circuit is coupled to the one or more return paths and to a reference signal taken from the deterministic signal source. The circuit is configured to determine a delay between the reference signal and a delay signal traveling through at least a portion of the wiring pattern and a corresponding one of the return paths.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 4, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Serafino Bueti, Adam Courchesne, Kenneth Goodnow, Jason Norman, Stanley Stanski, Scott Vento
  • Publication number: 20060242524
    Abstract: A system and method for verifying system-on-chip interconnect includes a first linear feedback shift register coupled to an output interface of a first system-on-chip component, a second linear feedback shift register instantiated in a second system-on-chip component, and a comparator coupled to the second linear feedback shift register and the input interface of the second system-on-chip. Another method for verifying includes generating a pseudo-random number sequence with the first linear feedback shift register and the second linear feedback shift register using an identical first initial state, and comparing an output of the first linear feedback shift register with an output of the second linear feedback shift register and reporting a miss-compare.
    Type: Application
    Filed: February 17, 2005
    Publication date: October 26, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Serafino Bueti, Adam Courchesne, Kenneth Goodnow, Gregory Mann, Jason Norman, Stanley Stanski, Scott Vento
  • Publication number: 20060095905
    Abstract: A method for servicing threads within a multi-processor system is disclosed. In response to an input/output (I/O) request to a peripheral by a thread, a latency time is assigned to the thread such that the thread will not be interrogated until the latency time has lapsed. After the latency time is lapsed, a determination is made as to whether or not the I/O request has been responded. If the I/O request has not been responded after the latency time is lapsed, the latency time is assigned to the thread again. Otherwise, if the I/O request has been responded after the latency time is lapsed, the latency time is updated with an actual response time. The actual response time is from a time when the I/O request was made to a time when the I/O request was actually responded.
    Type: Application
    Filed: November 1, 2004
    Publication date: May 4, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Adam Courchesne, Kenneth Goodnow, Gregory Mann, Jason Norman, Stanley Stanski, Scott Vento
  • Publication number: 20050256984
    Abstract: The invention is directed to determining the link integrity using information in a industry standard connection protocol, such as the Peripheral Component Interconnect Express® industry standard system level bus interconnect protocol. One or more features required in the industry standard protocol are used to implement a loopback master and a loopback slave in an interface device (also referred to as an interface) and an external component or device. Using such features may consume less logic area and provide a robust environment for checking link integrity and capabilities.
    Type: Application
    Filed: May 13, 2004
    Publication date: November 17, 2005
    Inventors: Peter Jenkins, Paul Mattos, Stanley Stanski