Patents by Inventor Stefan J. Weber

Stefan J. Weber has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020016050
    Abstract: A method for depositing metal lines for semiconductor devices, in accordance with the present invention includes the step of providing a semiconductor wafer including a dielectric layer formed on the wafer. The dielectric layer has vias formed therein. The wafer is placed in a deposition chamber wherein the wafer has a first temperature achieved without preheating. A metal is deposited on the wafer which fills the vias wherein the metal depositing is initiated at a substantially same time as heating the wafer from the first temperature.
    Type: Application
    Filed: October 6, 1999
    Publication date: February 7, 2002
    Inventors: STEFAN J. WEBER, RONALD JOSEPH SCHUTZ, LARRY CLEVENGER, ROY IGGULDEN
  • Patent number: 6261937
    Abstract: A method for forming a semiconductor integrated circuit having a fuse and an active device. A dielectric layer is formed over the fuse and over a contract region of the active device. Via holes are formed through selected regions of the dielectric layer exposing underlying portions of the fuse and underlying portions of a contact region of the active device. An electrically conductive material is deposited over the dielectric layer and through the via holes onto exposed portions of the fuse and the contact region. Portions of the electrically conductive material deposited onto the fuse are selectively removed while leaving portions of the electrically conductive material deposited onto the contact region of the active device. A fill material is disposed in the one of the fuse, a bottom portion of such filling material being spaced from the fuse.
    Type: Grant
    Filed: June 24, 1998
    Date of Patent: July 17, 2001
    Assignee: Siemens Aktiengesellschaft
    Inventors: Dirk Többen, Stefan J. Weber, Axel Brintzinger
  • Patent number: 6252292
    Abstract: A vertically arranged fuse structure for a semiconductor device. A fuse stud is vertically arranged with respect to a major plane of the semiconductor device and adjacent and electrically connected to overlying electrically conducting material and underlying electrically conducting material. A fuse void is present in the vertically arranged fuse stud. In an unblown state, the fuse provides electrical connection between the overlying electrically conducting material and the underlying electrically conducting material. The electrical connection being breakable by passing electrical energy of a predetermined level through the fuse.
    Type: Grant
    Filed: June 9, 1999
    Date of Patent: June 26, 2001
    Assignee: International Business Machines Corporation
    Inventors: Axel C. Brintzinger, Roy Iggulden, Stefan J. Weber, Peter Weigand
  • Patent number: 6242789
    Abstract: A fuse for semiconductor devices in accordance with the present invention includes a substrate having a conductive path disposed on a surface thereof, a dielectric layer disposed on the substrate and a vertical fuse disposed perpendicularly to the surface through the dielectric layer and connecting to the conductive path, the vertical fuse forming a cavity having a liner material disposed along vertical surfaces of the cavity, the vertical surfaces being melted to blow the fuse. Methods for fabrication of the vertical fuse are also included.
    Type: Grant
    Filed: February 23, 1999
    Date of Patent: June 5, 2001
    Assignees: Infineon Technologies North America Corp., International Business Machines Corporation
    Inventors: Stefan J. Weber, Axel Christoph Brintzinger, Roy Iggulden, Mark Hoinkis, Chandrasekhar Narayan, Robert Van Den Berg
  • Patent number: 6218279
    Abstract: A fuse for semiconductor devices in accordance with the present invention includes a substrate having a conductive path disposed on a surface thereof, a dielectric layer disposed on the substrate and a vertical fuse disposed perpendicularly to the surface through the dielectric layer and connecting to the conductive path, the vertical fuse forming a cavity having a liner material disposed along vertical surfaces of the cavity, the vertical surfaces being melted to blow the fuse. Methods for fabrication of the vertical fuse are also included.
    Type: Grant
    Filed: February 24, 2000
    Date of Patent: April 17, 2001
    Assignees: Infineon Technologies North America Corp., International Business Machines Corporation
    Inventors: Stefan J. Weber, Axel Christoph Brintzinger, Roy Iggulden, Mark Hoinkis, Chandrasekhar Narayan, Robert Van den Berg
  • Patent number: 6136709
    Abstract: A method for depositing metal lines for semiconductor devices, in accordance with the present invention includes the steps of providing a semiconductor wafer including a dielectric layer formed on the wafer, the dielectric layer having vias formed therein and placing the wafer in a deposition chamber. The method further includes depositing a metal on the wafer to fill the vias wherein the metal depositing is initiated when the wafer is at a first temperature and the depositing is continued while heating the wafer to a target temperature which is greater than the first temperature.
    Type: Grant
    Filed: October 6, 1999
    Date of Patent: October 24, 2000
    Assignees: Infineon Technologies North America Corp., International Business Machines Corporation
    Inventors: Sven Schmidbauer, Stefan J. Weber, Peter Weigand, Larry Clevenger, Roy Iggulden
  • Patent number: 6057236
    Abstract: Improved methods for forming metal-filled structures in openings on substrates for integrated circuit devices are obtained by the formation of a discontinuous metal liner by CVD in an opening to be filled. The discontinuous metal liner surprisingly provides wetting equivalent to or better than continuous layer CVD liners. The CVD step is followed by depositing a further amount of metal by physical vapor deposition over the discontinuous layer in the opening, and reflowing the further amount of metal to obtain the metal-filled structure.The interior surface of the opening is preferably a conductive material such as titanium nitride. Preferably, the discontinuous metal layer is made of aluminum. The metal deposited by PVD is preferably aluminum or an aluminum alloy. The methods of the invention are especially useful for the filling of contact holes, damascene trenches and dual damascene trenches. The methods of the invention are especially useful for filling structures having an opening width less than 250 nm.
    Type: Grant
    Filed: June 26, 1998
    Date of Patent: May 2, 2000
    Assignee: International Business Machines Corporation
    Inventors: Larry Clevenger, Mark Hoinkis, Roy C. Iggulden, Stefan J. Weber