Patents by Inventor Stefano Ramorini

Stefano Ramorini has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240154515
    Abstract: A converter system includes a reference buffer buffering a reference input to produce a DAC reference, operating from a reference feedback voltage generated by a reference divider. A tail buffer generates a tail voltage from an input voltage generated from the DAC reference by a tail divider. An R-2R type DAC utilizes an R-2R ladder to generate a DAC output from a code. This ladder has a tail resistor coupled to the tail voltage. A feedback buffer buffers the DAC output to produce a converter reference. A DC-DC converter generates a DC output from a DC input, based upon a converter feedback voltage. A feedback divider coupled between the DC output and the converter reference generates the converter feedback voltage. Control circuitry selectively taps the reference divider to produce the reference feedback voltage (performing gain trimming) and selectively taps the tail divider to produce the input voltage (performing offset trimming).
    Type: Application
    Filed: November 3, 2022
    Publication date: May 9, 2024
    Applicant: STMicroelectronics S.r.l.
    Inventors: Marco ATTANASIO, Stefano RAMORINI
  • Publication number: 20240006994
    Abstract: A DC-DC boost converter includes an input receiving an input voltage and an output producing an output voltage. A switching stage is formed by a low-side transistor arranged between a switching node and a ground node, and a high-side transistor arranged between the switching node and the output. The high-side transistor includes a body diode having an anode coupled to the switching node and a cathode coupled to the output. The converter is controlled in an asynchronous operation mode where the low-side transistor is driven alternately to a conductive state and a non-conductive state, and the high-side transistor is driven steadily to a non-conductive state. A variable load circuit is selectively coupled between the two output terminals when the converter is in the asynchronous operation mode in order to sink a load current having a value that is a function of a value of the input voltage.
    Type: Application
    Filed: June 27, 2023
    Publication date: January 4, 2024
    Applicant: STMicroelectronics S.r.l.
    Inventors: Tommaso ROSA, Alessandro BERTOLINI, Stefano RAMORINI, Alberto CATTANI
  • Patent number: 11811298
    Abstract: A sensor circuit for a power FET monitors current flowing through the FET and includes a regulator circuit regulating a first current flowing through a sense resistance, so voltage drop at the sense resistance corresponds to voltage drop between terminals of the FET. A measurement circuit provides a second current corresponding (or being proportional) to the first current. A first switch selectively applies the second current to a resistor based on a first control signal, and a low pass filter generates a low-pass filtered signal by filtering voltage at the resistor. A voltage follower generates a replica of the low-pass filtered signal, and a second switch selectively applies the replica to the resistor. When the FET is closed, a control circuit closes the first switch and opens the second electronic switch. When the FET is opened, the control circuit opens the first electronic switch and closes the second electronic switch.
    Type: Grant
    Filed: November 23, 2021
    Date of Patent: November 7, 2023
    Assignee: STMicroelectronics S.r.l.
    Inventors: Stefano Ramorini, Roberto Pio Baorda
  • Publication number: 20230353053
    Abstract: A multiphase DC-DC converter has two converter arrangements, each with a switching stage that has a switching node, an inductor, a converter output node, a high-side switch, and a low-side switch. Current sensing circuits detect the instantaneous current flowing through either the high-side or low-side switches, and signal time-averaging circuits produce time-averaged signals indicating the average current during a switch conduction interval. The time-averaged signals are added up and re-scaled based on the time period of the switching nodes' electrical coupling to the converter output nodes to generate an output signal for the average output current.
    Type: Application
    Filed: May 1, 2023
    Publication date: November 2, 2023
    Applicant: STMicroelectronics S.r.l.
    Inventors: Stefano RAMORINI, Giuseppe CALDERONI
  • Publication number: 20230299670
    Abstract: A switching DC-DC converter circuit includes a switching stage having an input node receiving an input voltage and an output node producing an output voltage. The converter includes feedback loop circuitry coupled to the output node of the switching stage to produce, at a respective output node, a control signal of the converter circuit as a function of a difference between the output voltage and a reference voltage. The converter includes test loop circuitry arranged between an output node of the feedback loop circuitry and the output node of the switching stage. The test loop, when enabled, sources a current to the output node of the switching stage or sinks a current from the output node of the switching stage as a function of a value of the control signal of the converter circuit. The feedback loop circuitry is calibrated during a test phase of the switching DC-DC converter circuit.
    Type: Application
    Filed: March 15, 2023
    Publication date: September 21, 2023
    Applicant: STMicroelectronics S.r.l.
    Inventors: Alberto CATTANI, Alessandro GASPARINI, Stefano RAMORINI
  • Publication number: 20230288946
    Abstract: In an embodiment, a method includes: providing a voltage setpoint to a voltage converter; generating an output voltage at a voltage rail with the voltage converter based on the voltage setpoint; when the voltage setpoint is transitioning from a first voltage setpoint to a second voltage setpoint that has a lower magnitude than the first voltage setpoint, providing a first constant current to a first node coupled to a control terminal of an output transistor to turn on the output transistor, where the output transistor includes a source terminal coupled to a first terminal of a first resistor, and where a current path of the output transistor is coupled to the voltage rail; and turning off the output transistor after the output voltage reaches the target output voltage corresponding to the second voltage setpoint.
    Type: Application
    Filed: March 14, 2022
    Publication date: September 14, 2023
    Inventors: Alberto Cattani, Alessandro Gasparini, Stefano Ramorini
  • Patent number: 11646658
    Abstract: Charge pump stages are coupled between flying capacitor pairs and arranged in a cascaded between a bottom voltage line and an output voltage line. Gain stages apply pump phase signals having a certain amplitude to the charge pump stages via the flying capacitors. A feedback signal path from the output voltage line to the bottom voltage line applies a feedback control signal to the bottom voltage line. Power supply for the gain stages is provided by a voltage of the feedback control signal in order to control the amplitude of the pump phase signals. An asynchronous logic circuit generates the switching drive signals for the gain stages with a certain switching frequency which is a function of a logic supply voltage derived from the voltage of the feedback control signal.
    Type: Grant
    Filed: November 23, 2021
    Date of Patent: May 9, 2023
    Assignee: STMicroelectronics S.r.l.
    Inventors: Stefano Ramorini, Alessandro Gasparini, Alberto Cattani
  • Publication number: 20230127446
    Abstract: A power switch current sensing circuit includes matching first and second transistors having sources connected to first and second terminals, respectively, of the power switch. A current mirror has a first node coupled to a drain of the first transistor and a second node coupled to a drain of the second transistor. The current mirror sinks a current from the first node equal to a current flowing through the second transistor. A biasing circuit provides a same biasing voltage to the control terminals of the first and second transistors. An output resistance is coupled between the first node and a reference voltage node. A difference between a current flowing through the first transistor and the current sunk by the current mirror circuit from the first node flows through the output resistance. An output voltage produced at the first node is indicative of the current flowing through the power switch.
    Type: Application
    Filed: October 11, 2022
    Publication date: April 27, 2023
    Applicant: STMicroelectronics S.r.l.
    Inventor: Stefano RAMORINI
  • Patent number: 11626799
    Abstract: A converter circuit includes first and second electronic switches coupled at an intermediate node, with an inductor coupled between the intermediate node and an output node. Switching drive control circuitry causes the first and the second electronic switch to switch between a conductive state and a non-conductive state. The drive control circuitry includes a first feedback signal path to control switching of the first and the second electronic switch as a function of the difference between a feedback signal indicative of the signal at the output node and a reference value. A second feedback signal path includes a low-pass filter coupled to the output node and configured to provide a low-pass filtered feedback signal resulting from low-pass filtering of the output signal. The second feedback signal path compensates the feedback signal as a function of the difference between the low-pass filtered feedback signal and a respective reference value.
    Type: Grant
    Filed: August 3, 2021
    Date of Patent: April 11, 2023
    Assignee: STMicroelectronics S.r.l.
    Inventors: Alessandro Bertolini, Alberto Cattani, Stefano Ramorini, Alessandro Gasparini
  • Publication number: 20230016168
    Abstract: A first node of converter circuit receives an input, provides an output at a second node, and has a third node coupled by an inductance to ground. A first switch has a current path between the first and third nodes and a second switch has a current path between the third and second nodes. The converter circuit operates in a first state (with the first switch conductive and the second switch non-conductive) and a second state (with the first switch non-conductive and the second switch conductive). Current flowing through the first switch is sensed during the first state to produce a sensing signal indicative of inductance current. The sensing signal is averaged to produce an averaged sensing signal indicative of an average value of the current. The averaged sensing signal is then weighted by a time during which the second switch is conductive to produce a weighted signal.
    Type: Application
    Filed: July 13, 2022
    Publication date: January 19, 2023
    Applicant: STMicroelectronics S.r.l.
    Inventors: Stefano RAMORINI, Giuseppe CALDERONI
  • Patent number: 11531365
    Abstract: A bandgap circuit includes a supply node as well as a first and second bipolar transistors having jointly coupled base terminal at a bandgap node providing a bandgap voltage. First and second current generators are coupled to the supply node and supply mirrored first and second currents, respectively, to first and second circuit nodes. A third circuit node is coupled to the first bipolar transistor via a first resistor and coupled to ground via a second resistor, respectively. The third circuit node is also coupled to the second bipolar transistor so that the second resistor is traversed by a current which is the sum of the currents through the bipolar transistors. A decoupling stage intermediate the current generators and the bipolar transistors includes first and second cascode decoupling transistors having jointly coupled control terminals receiving a bias voltage sensitive to the bandgap voltage.
    Type: Grant
    Filed: July 20, 2021
    Date of Patent: December 20, 2022
    Assignee: STMicroelectronics S.r.l.
    Inventors: Stefano Ramorini, Germano Nicollini
  • Publication number: 20220263412
    Abstract: A control circuit operates to control a switching stage of an electronic converter. The control circuit includes: first terminals providing drive signals to electronic switches of the switching stage; a second terminal receiving from a feedback circuit a first feedback signal proportional to a converter output voltage; and a third terminal configured to receive from a current sensor a second feedback signal proportional to an inductor current. A driver circuit provides the drive signals as a function of a PWM signal generated by a generator circuit as a function of the first and second feedback signals, a reference voltage and a slope compensation signal. A mode selection signal is generated as a function of a comparison between the input voltage and the output voltage. A feed-forward compensation circuit is configured to source and/or sink a compensation current as a function of a variation in the mode selection signal.
    Type: Application
    Filed: February 14, 2022
    Publication date: August 18, 2022
    Applicant: STMicroelectronics S.r.l.
    Inventors: Alessandro BERTOLINI, Alberto CATTANI, Stefano RAMORINI, Alessandro GASPARINI
  • Publication number: 20220173657
    Abstract: A sensor circuit for a power FET monitors current flowing through the FET and includes a regulator circuit regulating a first current flowing through a sense resistance, so voltage drop at the sense resistance corresponds to voltage drop between terminals of the FET. A measurement circuit provides a second current corresponding (or being proportional) to the first current. A first switch selectively applies the second current to a resistor based on a first control signal, and a low pass filter generates a low-pass filtered signal by filtering voltage at the resistor. A voltage follower generates a replica of the low-pass filtered signal, and a second switch selectively applies the replica to the resistor. When the FET is closed, a control circuit closes the first switch and opens the second electronic switch. When the FET is opened, the control circuit opens the first electronic switch and closes the second electronic switch.
    Type: Application
    Filed: November 23, 2021
    Publication date: June 2, 2022
    Applicant: STMicroelectronics S.r.l.
    Inventors: Stefano Ramorini, Roberto Pio Baorda
  • Publication number: 20220166315
    Abstract: Charge pump stages are coupled between flying capacitor pairs and arranged in a cascaded between a bottom voltage line and an output voltage line. Gain stages apply pump phase signals having a certain amplitude to the charge pump stages via the flying capacitors. A feedback signal path from the output voltage line to the bottom voltage line applies a feedback control signal to the bottom voltage line. Power supply for the gain stages is provided by a voltage of the feedback control signal in order to control the amplitude of the pump phase signals. An asynchronous logic circuit generates the switching drive signals for the gain stages with a certain switching frequency which is a function of a logic supply voltage derived from the voltage of the feedback control signal.
    Type: Application
    Filed: November 23, 2021
    Publication date: May 26, 2022
    Applicant: STMicroelectronics S.r.l.
    Inventors: Stefano RAMORINI, Alessandro GASPARINI, Alberto CATTANI
  • Publication number: 20220045608
    Abstract: A converter circuit includes first and second electronic switches coupled at an intermediate node, with an inductor coupled between the intermediate node and an output node. Switching drive control circuitry causes the first and the second electronic switch to switch between a conductive state and a non-conductive state. The drive control circuitry includes a first feedback signal path to control switching of the first and the second electronic switch as a function of the difference between a feedback signal indicative of the signal at the output node and a reference value. A second feedback signal path includes a low-pass filter coupled to the output node and configured to provide a low-pass filtered feedback signal resulting from low-pass filtering of the output signal. The second feedback signal path compensates the feedback signal as a function of the difference between the low-pass filtered feedback signal and a respective reference value.
    Type: Application
    Filed: August 3, 2021
    Publication date: February 10, 2022
    Applicant: STMicroelectronics S.r.l.
    Inventors: Alessandro BERTOLINI, Alberto CATTANI, Stefano RAMORINI, Alessandro GASPARINI
  • Publication number: 20210349491
    Abstract: A bandgap circuit includes a supply node as well as a first and second bipolar transistors having jointly coupled base terminal at a bandgap node providing a bandgap voltage. First and second current generators are coupled to the supply node and supply mirrored first and second currents, respectively, to first and second circuit nodes. A third circuit node is coupled to the first bipolar transistor via a first resistor and coupled to ground via a second resistor, respectively. The third circuit node is also coupled to the second bipolar transistor so that the second resistor is traversed by a current which is the sum of the currents through the bipolar transistors. A decoupling stage intermediate the current generators and the bipolar transistors includes first and second cascode decoupling transistors having jointly coupled control terminals receiving a bias voltage sensitive to the bandgap voltage.
    Type: Application
    Filed: July 20, 2021
    Publication date: November 11, 2021
    Applicant: STMicroelectronics S.r.l.
    Inventors: Stefano RAMORINI, Germano NICOLLINI
  • Patent number: 11099595
    Abstract: A bandgap circuit includes a supply node as well as a first and second bipolar transistors having jointly coupled base terminal at a bandgap node providing a bandgap voltage. First and second current generators are coupled to the supply node and supply mirrored first and second currents, respectively, to first and second circuit nodes. A third circuit node is coupled to the first bipolar transistor via a first resistor and coupled to ground via a second resistor, respectively. The third circuit node is also coupled to the second bipolar transistor so that the second resistor is traversed by a current which is the sum of the currents through the bipolar transistors. A decoupling stage intermediate the current generators and the bipolar transistors includes first and second cascode decoupling transistors having jointly coupled control terminals receiving a bias voltage sensitive to the bandgap voltage.
    Type: Grant
    Filed: November 17, 2020
    Date of Patent: August 24, 2021
    Assignee: STMicroelectronics S.r.l.
    Inventors: Stefano Ramorini, Germano Nicollini
  • Patent number: 11075580
    Abstract: A sensor comprises a first transistor comprising a first control terminal, a second transistor that is a scaled version of and connected to the first transistor and comprising a second control terminal, an operational amplifier connected to both the first and second transistors and configured to generate an intermediate signal at an output terminal, a variable current source, a current mirror, a measurement circuit, and a chopper circuit. The first and second control terminals are configured to receive a drive signal. The variable current source is configured to generate a first variable current as a function of the intermediate signal. The current mirror configured to apply a second variable current proportional to the first variable current to the second transistor. The measurement circuit is configured to generate a measurement signal indicative of current through the first transistor. The chopper circuit is configured to shift an offset of the operation amplifier.
    Type: Grant
    Filed: April 15, 2020
    Date of Patent: July 27, 2021
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Roberto Pio Baorda, Stefano Ramorini, Paolo Angelini
  • Patent number: 11057028
    Abstract: A DC-DC converter includes clock generation circuitry generating first and second clock signals that are out of phase, and a control signal generator generating a switching control signal at an edge of the second clock signal based upon a comparison of an error voltage to a summed voltage. Boost circuitry charges an energy storage component during an on-phase and discharges the energy storage component during an off-phase to thereby generate an output voltage. The on-phase and off-phase are set as a function of the switching control signal. Sum voltage generation circuitry generates a ramp voltage in response to an edge of the first clock signal and generates the summed voltage at an edge of the second clock signal. The sum voltage represents a sum of the ramp voltage and a voltage representative of the current flowing in the energy storage component during the on-phase.
    Type: Grant
    Filed: September 3, 2019
    Date of Patent: July 6, 2021
    Assignee: STMicroelectronics S.r.l.
    Inventors: Alessandro Bertolini, Alberto Cattani, Stefano Ramorini, Alessandro Gasparini
  • Publication number: 20210165438
    Abstract: A bandgap circuit includes a supply node as well as a first and second bipolar transistors having jointly coupled base terminal at a bandgap node providing a bandgap voltage. First and second current generators are coupled to the supply node and supply mirrored first and second currents, respectively, to first and second circuit nodes. A third circuit node is coupled to the first bipolar transistor via a first resistor and coupled to ground via a second resistor, respectively. The third circuit node is also coupled to the second bipolar transistor so that the second resistor is traversed by a current which is the sum of the currents through the bipolar transistors. A decoupling stage intermediate the current generators and the bipolar transistors includes first and second cascode decoupling transistors having jointly coupled control terminals receiving a bias voltage sensitive to the bandgap voltage.
    Type: Application
    Filed: November 17, 2020
    Publication date: June 3, 2021
    Applicant: STMicroelectronics S.r.l.
    Inventors: Stefano RAMORINI, Germano NICOLLINI