Patents by Inventor Stephan Auer

Stephan Auer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10107867
    Abstract: A sensor arrangement according to an embodiment includes a substrate, and at least one sensor and a control circuit mounted on the substrate, wherein the at least one sensor and the control circuit are located on the substrate to be mountable inside a battery cell and outside the battery cell, respectively.
    Type: Grant
    Filed: February 25, 2015
    Date of Patent: October 23, 2018
    Assignee: Infineon Technologies AG
    Inventors: Klaus Elian, Jochen Dangelmaier, Franz Michael Darrer, Thomas Mueller, Mathias Vaupel, Manfred Fries, Guenther Ruhl, Horst Theuss, Matthias Rose, Stephan Auer, Tue Fatt David Wee, Sie Boo Chiang
  • Patent number: 9312760
    Abstract: A power converter is described that includes components arranged within a first die and a second die of a single package. The first die includes one or more first switches coupled to a switching node of a power stage. The second die includes one or more second switches coupled to the switching node of the power stage, a feedback control unit configured to detect a current level at the one or more second switches of the power stage, and a controller unit configured to control the one or more first switches and the one or more second switches of the power stage based at least in part on the current level detected by the feedback control unit.
    Type: Grant
    Filed: December 16, 2013
    Date of Patent: April 12, 2016
    Assignee: Infineon Technologies Austria AG
    Inventors: Christoph Sandner, Roman Riederer, Josef Höglauer, Stephan Auer
  • Publication number: 20150226810
    Abstract: A sensor arrangement according to an embodiment includes a substrate, and at least one sensor and a control circuit mounted on the substrate, wherein the at least one sensor and the control circuit are located on the substrate to be mountable inside a battery cell and outside the battery cell, respectively.
    Type: Application
    Filed: February 25, 2015
    Publication date: August 13, 2015
    Inventors: Klaus Elian, Jochen Dangelmaier, Franz Michael Darrer, Thomas Mueller, Mathias Vaupel, Manfred Fries, Guenther Ruhl, Horst Theuss, Matthias Rose, Stephan Auer, Tue Fatt David Wee, Sie Boo Chiang
  • Publication number: 20150171748
    Abstract: A power converter is described that includes components arranged within a first die and a second die of a single package. The first die includes one or more first switches coupled to a switching node of a power stage. The second die includes one or more second switches coupled to the switching node of the power stage, a feedback control unit configured to detect a current level at the one or more second switches of the power stage, and a controller unit configured to control the one or more first switches and the one or more second switches of the power stage based at least in part on the current level detected by the feedback control unit.
    Type: Application
    Filed: December 16, 2013
    Publication date: June 18, 2015
    Applicant: Infineon Technologies Austria AG
    Inventors: Christoph Sandner, Roman Riederer, Josef Höglauer, Stephan Auer
  • Patent number: 5714779
    Abstract: A semiconductor memory configuration and a manufacturing process for the semiconductor memory configuration use a polishing process in the manufacture of a semiconductor memory configuration with stacked-capacitor-above-bit-line memory cells. At least TC pillars are created with the aid of a CMP step and a completely planarized surface existing prior to the manufacture of the bit line. Further CMP steps are advantageously used, inter alia, in the manufacture of a TB pillar of a bit line which is countersunk in a trench and of a lower capacitor plate, as well as to completely planarize a cell array and a periphery prior to interconnection of the circuit.
    Type: Grant
    Filed: October 11, 1996
    Date of Patent: February 3, 1998
    Assignee: Siemens Aktiengesellschaft
    Inventors: Stephan Auer, Armin Kohlhase, Hanno Melzner
  • Patent number: 5623164
    Abstract: For the global planarization of a semiconductor circuit or a micromechanical component with a step between a higher-lying region and a lower-lying region, the regions being large in area, it is envisaged to deposit a first layer (50), remove it again in the higher-lying region apart from a rib (50), deposit a second layer (51) and then, in a CMP step, planarize the entire arrangement.
    Type: Grant
    Filed: May 10, 1995
    Date of Patent: April 22, 1997
    Assignee: Siemens Aktiengesellschaft
    Inventors: Stephan Auer, Armin Kohlhase, Hanno Melzner