Patents by Inventor Stephen F. Sliva

Stephen F. Sliva has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8132131
    Abstract: Disclosed is design structure including an integrated circuit having a system for moving a failing address into a new FAR by utilizing the functional compare circuitry during BIST of redundant memory elements. Disclosed is an any-for-any scheme that eliminates the tri-state address bus. The design structure allows for easy, discrete scaling with the addition of more FARs, while also allowing larger addresses with no additional control circuit overhead.
    Type: Grant
    Filed: May 28, 2008
    Date of Patent: March 6, 2012
    Assignee: International Business Machines Corporation
    Inventors: John E. Barth, Jr., Stephen F. Sliva
  • Publication number: 20090158224
    Abstract: Disclosed is design structure including an integrated circuit having a system for moving a failing address into a new FAR by utilizing the functional compare circuitry during BIST of redundant memory elements. Disclosed is an any-for-any scheme that eliminates the tri-state address bus. The design structure allows for easy, discrete scaling with the addition of more FARs, while also allowing larger addresses with no additional control circuit overhead.
    Type: Application
    Filed: May 28, 2008
    Publication date: June 18, 2009
    Inventors: John E. Barth, JR., Stephen F. Sliva
  • Publication number: 20090154270
    Abstract: An integrated circuit having an integrated circuit and method for moving a failing address into a next available FAR by utilizing the functional compare circuitry during BIST of redundant memory elements. A method of is disclosed that includes: providing a set of FARs and an associated set of redundant elements, wherein each FAR maps to a corresponding redundant element; testing a set of elements and placing an address of each failing element into a FAR; testing each redundant element and marking a FAR as bad when a redundant element corresponding to the FAR fails; and readdressing the set of elements and placing an address of an element being readdressed in a new FAR when the address of the element being readdressed matches an address in a FAR that has been marked as bad.
    Type: Application
    Filed: December 18, 2007
    Publication date: June 18, 2009
    Inventors: John E. Barth Jr., Stephen F. Sliva