Patents by Inventor Stephen Robert Whiteley
Stephen Robert Whiteley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12041858Abstract: Josephson junction (JJ) structures are disclosed. In some embodiments, a JJ structure may include alternating planar superconducting structures and planar non-superconducting structures arranged along a direction away from a wafer surface.Type: GrantFiled: July 13, 2020Date of Patent: July 16, 2024Assignee: Synopsys, Inc.Inventors: Jamil Kawa, Victor Moroz, Stephen Robert Whiteley
-
Patent number: 11973497Abstract: A parameterized superconducting circuit may include a set of sub-blocks which include superconducting circuitry. Different sub-blocks in the set of sub-blocks may be clocked using clock signals having different phases. Along a first direction, relative locations of the set of sub-blocks may be fixed. Along a second direction, relative locations of the set of sub-blocks may be determined based on a set of parameter values.Type: GrantFiled: October 27, 2022Date of Patent: April 30, 2024Assignee: Synopsys, Inc.Inventors: Jamil Kawa, Stephen Robert Whiteley, Eric M. Mlinar
-
Patent number: 11942936Abstract: Disclosed herein are embodiments including electrical structures that includes a first cell, a first inductor, a first resistor, and a first shunted Josephson junction. The first inductor is connected in series with the first shunted Josephson junction at a first terminal end of the first inductor and a second terminal end of the first inductor is connected to a feed point of the first cell being powered. A first end of the first resistor having connected to ground and a second end being connected to the first shunted Josephson junction at a terminal of the first shunted Josephson junction that is not connected to the first inductor. A source of an electrical current source that is external to the first cell is connected to the first shunted junction and the first resistor at a common point.Type: GrantFiled: March 12, 2020Date of Patent: March 26, 2024Assignee: Synopsys, Inc.Inventor: Stephen Robert Whiteley
-
Patent number: 11641194Abstract: A circuit can include a first sub-circuit, a second sub-circuit, and a third sub-circuit. The first sub-circuit can store a reset state or a set state, and can include a first Josephson junction (JJ), a second JJ, and a third JJ coupled in parallel using superconducting inductors. The first JJ, the second JJ, and the third JJ can be biased using a JJ-based current source. The second sub-circuit can switch the first sub-circuit to the set state in response to receiving a pulse. The third sub-circuit can switch the first sub-circuit to the reset state in response to receiving one or more pulses.Type: GrantFiled: July 10, 2020Date of Patent: May 2, 2023Assignee: Synopsys, Inc.Inventor: Stephen Robert Whiteley
-
Patent number: 11489102Abstract: Josephson junction (JJ) structures are disclosed. In some embodiments, a JJ structure may include a first superconducting structure and a second superconducting structure disposed on a plane parallel to a silicon wafer surface. A non-superconducting structure may be disposed between the first superconducting structure and the second superconducting structure. A direction of current flow through the non-superconducting structure may be parallel to the silicon wafer surface.Type: GrantFiled: July 13, 2020Date of Patent: November 1, 2022Assignee: Synopsys, Inc.Inventors: Jamil Kawa, Victor Moroz, Stephen Robert Whiteley
-
Patent number: 11346872Abstract: The independent claims of this patent signify a concise description of embodiments. Disclosed is technology for direct measurement of the capacitance of a Josephson junction. Roughly, the technique includes detecting the resonance frequency f of the junction under test, determining the DC voltage Vp across the junction under test at resonance frequency, and determining the capacitance of the junction under test in dependence upon the critical current Ic of the junction under test and the DC voltage Vp. This Abstract is not intended to limit the scope of the claims.Type: GrantFiled: December 11, 2019Date of Patent: May 31, 2022Assignee: Synopsys, Inc.Inventor: Stephen Robert Whiteley
-
Patent number: 11342919Abstract: A single flux quantum (SFQ) cell may include SFQ circuitry to implement a logic function that generates logic values of a set of outputs based on logic values of a set of inputs. The SFQ circuitry may instantaneously update logic values of the set of outputs in response to changes in logic values of the set of inputs. The SFQ circuitry may include at least one SFQ non-destructive set-reset flip-flop.Type: GrantFiled: August 21, 2020Date of Patent: May 24, 2022Assignee: Synopsys, Inc.Inventor: Stephen Robert Whiteley
-
Patent number: 11342921Abstract: A circuit can include a first Josephson junction (JJ), a second JJ, and a third JJ coupled in parallel using superconducting inductors. The first JJ, the second JJ, and the third JJ can be biased using one or more JJ-based current sources.Type: GrantFiled: July 10, 2020Date of Patent: May 24, 2022Inventor: Stephen Robert Whiteley
-
Patent number: 11342492Abstract: Josephson junction (JJ) structures are disclosed. In some embodiments, a JJ structure may include a non-superconducting structure having a hollow region. A first superconducting structure may be disposed inside the hollow region of the non-superconducting structure, and a second superconducting structure may be disposed around the non-superconducting structure outside the hollow region.Type: GrantFiled: July 13, 2020Date of Patent: May 24, 2022Assignee: Synopsys, Inc.Inventors: Jamil Kawa, Victor Moroz, Stephen Robert Whiteley
-
Publication number: 20220149841Abstract: Disclosed herein are embodiments including electrical structures that includes a first cell, a first inductor, a first resistor, and a first shunted Josephson junction. The first inductor is connected in series with the first shunted Josephson junction at a first terminal end of the first inductor and a second terminal end of the first inductor is connected to a feed point of the first cell being powered. A first end of the first resistor having connected to ground and a second end being connected to the first shunted Josephson junction at a terminal of the first shunted Josephson junction that is not connected to the first inductor. A source of an electrical current source that is external to the first cell is connected to the first shunted junction and the first resistor at a common point.Type: ApplicationFiled: March 12, 2020Publication date: May 12, 2022Applicant: Synopsys, Inc.Inventor: Stephen Robert WHITELEY
-
Patent number: 11233516Abstract: A single flux quantum (SFQ) circuit can include a combinational logic network, which can include a set of SFQ logic cells. The SFQ circuit can also include an SFQ sequencing circuit, which can be used to generate delayed versions of clock pulses to clock the set of SFQ logic cells.Type: GrantFiled: July 10, 2020Date of Patent: January 25, 2022Assignee: Synopsys, Inc.Inventors: Stephen Robert Whiteley, Jamil Kawa
-
Patent number: 5651016Abstract: An apparatus and method for obtaining ultra-high speed operation of a semiconductor laser diode is presented. The invention utilizes any of a variety of conventional laser diodes in combination with cooling means for operation of the laser at temperatures below 120 K. Input electrical signals may include signals on a 28 GHz signal carrier and pulsed signals. An extended fiber optics cable may be used to operate the system as an optical delay line.Type: GrantFiled: May 30, 1996Date of Patent: July 22, 1997Assignee: Conductus, Inc.Inventors: Rang-Chen Yu, Stephen Robert Whiteley, Barry Hugh Whalen