Patents by Inventor Steve Ostrander

Steve Ostrander has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200135662
    Abstract: Moisture-driven degradation of a crack stop in a semiconductor die is mitigated by forming a groove in an upper surface of the die between an edge of the die and the crack stop; entirely filling the groove with a moisture barrier material; preventing moisture penetration of the semiconductor die by presence of the moisture barrier material; and dissipating mechanical stress in the moisture barrier material without presenting a stress riser in the bulk portion of the die. The moisture barrier material is at least one of moisture-absorbing, moisture adsorbing, and hydrophobic.
    Type: Application
    Filed: October 31, 2018
    Publication date: April 30, 2020
    Inventors: SUSHUMNA IRUVANTI, SHIDONG LI, STEVE OSTRANDER, JON ALFRED CASEY, BRIAN RICHARD SUNDLOF
  • Patent number: 10580738
    Abstract: Direct bonding heterogeneous integration packaging structures and processes include a packaging substrate with first and second opposing surfaces. A trench or a pedestal is provided in the first surface. A bridge is disposed in the trench or is adjacent the pedestal sidewall, wherein the bridge includes an upper surface coplanar with the first surface of the package substrate. At least two chips in a side by side proximal arrangement overly the bridge and the packaging substrate, wherein the bridge underlies peripheral edges of the at least two chips in the side by side proximal arrangement. The at least two chips include a plurality of electric connections that are directly coupled to corresponding electrical connections on the bridge and on the packaging substrate.
    Type: Grant
    Filed: March 20, 2018
    Date of Patent: March 3, 2020
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kamal K. Sikka, Jon A. Casey, Joshua Rubin, Arvind Kumar, Dinesh Gupta, Charles L. Arvin, Mark W. Kapfhammer, Steve Ostrander, Maryse Cournoyer, Valérie A. Oberson, Lawrence A. Clevenger
  • Publication number: 20190295952
    Abstract: Direct bonding heterogeneous integration packaging structures and processes include a packaging substrate with first and second opposing surfaces. A trench or a pedestal is provided in the first surface. A bridge is disposed in the trench or is adjacent the pedestal sidewall, wherein the bridge includes an upper surface coplanar with the first surface of the package substrate. At least two chips in a side by side proximal arrangement overly the bridge and the packaging substrate, wherein the bridge underlies peripheral edges of the at least two chips in the side by side proximal arrangement. The at least two chips include a plurality of electric connections that are directly coupled to corresponding electrical connections on the bridge and on the packaging substrate.
    Type: Application
    Filed: March 20, 2018
    Publication date: September 26, 2019
    Inventors: Kamal K. Sikka, Jon A. Casey, Joshua Rubin, Arvind Kumar, Dinesh Gupta, Charles L. Arvin, Mark W. Kapfhammer, Steve Ostrander, Maryse Cournoyer, Valérie A. Oberson, Lawrence A. Clevenger
  • Publication number: 20190259632
    Abstract: A fixture to facilitate fabrication of a heat sink includes a base plate to support a lower section of the heat sink, and multiple registration pins extending from the base plate. A platen is provided over a heat transfer element (HTE) of the heat sink, with the platen including slip fit regions to slip fit around respective registration pins, and with the lower section and HTE disposed between the base plate and the platen, and forming a fixture stack segment aligned with an active region of the cold plate. A load plate is provided which includes slip fit regions configured to slip fit around corresponding registration pins with the load plate disposed over the fixture stack segment. The load plate includes a single load pin centrally disposed to apply a load to the fixture stack segment and facilitate bonding the lower section and HTE together.
    Type: Application
    Filed: February 20, 2018
    Publication date: August 22, 2019
    Inventors: Phillip D. ISAACS, Christopher M. MARROQUIN, Daren SIMMONS, Frank L. POMPEO, Jason R. EAGLE, Mark K. HOFFMEYER, Michael J. ELLSWORTH, JR., Prabjit SINGH, Steve OSTRANDER
  • Patent number: 8492910
    Abstract: A method of fabricating a chip package is provided. The chip package includes a laminate, a chip and conductive elements interposed between the chip and the laminate by which signals are transmitted among the chip and the laminate. The method includes dispensing a first underfill in a space defined between opposing faces of the chip and the laminate and dispensing a second underfill at least at a portion of an edge of the chip, the second underfill including a high aspect ratio material.
    Type: Grant
    Filed: January 26, 2012
    Date of Patent: July 23, 2013
    Assignee: International Business Machines Corporation
    Inventors: Michael A. Gaynes, Rajneesh Kumar, Thomas E. Lombardi, Steve Ostrander
  • Publication number: 20120119353
    Abstract: A method of fabricating a chip package is provided. The chip package includes a laminate, a chip and conductive elements interposed between the chip and the laminate by which signals are transmitted among the chip and the laminate. The method includes dispensing a first underfill in a space defined between opposing faces of the chip and the laminate and dispensing a second underfill at least at a portion of an edge of the chip, the second underfill including a high aspect ratio material.
    Type: Application
    Filed: January 26, 2012
    Publication date: May 17, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Michael A. Gaynes, Rajneesh Kumar, Thomas E. Lombardi, Steve Ostrander
  • Patent number: 8129230
    Abstract: A method of fabricating a chip package is provided. The chip package includes a laminate, a chip and conductive elements interposed between the chip and the laminate by which signals are transmitted among the chip and the laminate. The method includes dispensing a first underfill in a space defined between opposing faces of the chip and the laminate and dispensing a second underfill at least at a portion of an edge of the chip, the second underfill including a high aspect ratio material.
    Type: Grant
    Filed: August 11, 2009
    Date of Patent: March 6, 2012
    Assignee: International Business Machines Corporation
    Inventors: Michael A. Gaynes, Rajneesh Kumar, Thomas E. Lombardi, Steve Ostrander
  • Publication number: 20110037181
    Abstract: A method of fabricating a chip package is provided. The chip package includes a laminate, a chip and conductive elements interposed between the chip and the laminate by which signals are transmitted among the chip and the laminate. The method includes dispensing a first underfill in a space defined between opposing faces of the chip and the laminate and dispensing a second underfill at least at a portion of an edge of the chip, the second underfill including a high aspect ratio material.
    Type: Application
    Filed: August 11, 2009
    Publication date: February 17, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Michael A. Gaynes, Rajneesh Kumar, Thomas E. Lombardi, Steve Ostrander