Patents by Inventor Steven C. Rose

Steven C. Rose has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10291248
    Abstract: A time-interleaved digital-to-analog converter (DAC) uses M DAC cores to convert a digital input signal whose digital input words are spread to different DAC cores to produce a final analog outputs. The M DAC cores, operating in a time-interleaved fashion, can increase the sampling rate several times compared to the sampling rate of just one DAC. However, sequential time-interleaving DAC cores often exhibit undesirable spurs at the output. To spread those spurs to the noise floor, the time-interleaving DAC cores can be selected at a pseudo randomized manner or in a specific manner which can break up the sequential or periodic manner of selecting the DAC cores.
    Type: Grant
    Filed: April 11, 2018
    Date of Patent: May 14, 2019
    Assignee: ANALOG DEVICES, INC.
    Inventors: Gil Engel, Shawn S. Kuo, Steven C. Rose
  • Publication number: 20180302100
    Abstract: A time-interleaved digital-to-analog converter (DAC) uses M DAC cores to convert a digital input signal whose digital input words are spread to different DAC cores to produce a final analog outputs. The M DAC cores, operating in a time-interleaved fashion, can increase the sampling rate several times compared to the sampling rate of just one DAC. However, sequential time-interleaving DAC cores often exhibit undesirable spurs at the output. To spread those spurs to the noise floor, the time-interleaving DAC cores can be selected at a pseudo randomized manner or in a specific manner which can break up the sequential or periodic manner of selecting the DAC cores.
    Type: Application
    Filed: April 11, 2018
    Publication date: October 18, 2018
    Applicant: Analog Devices, Inc.
    Inventors: Gil ENGEL, Shawn S. KUO, Steven C. ROSE
  • Patent number: 9966969
    Abstract: A time-interleaved digital-to-analog converter (DAC) uses M DAC cores to convert a digital input signal whose digital input words are spread to different DAC cores to produce a final analog outputs. The M DAC cores, operating in a time-interleaved fashion, can increase the sampling rate several times compared to the sampling rate of just one DAC. However, sequential time-interleaving DAC cores often exhibit undesirable spurs at the output. To spread those spurs to the noise floor, the time-interleaving DAC cores can be selected at a pseudo randomized manner or in a specific manner which can break up the sequential or periodic manner of selecting the DAC cores.
    Type: Grant
    Filed: April 18, 2017
    Date of Patent: May 8, 2018
    Assignee: Analog Devices, Inc.
    Inventors: Gil Engel, Shawn S. Kuo, Steven C. Rose
  • Patent number: 9887552
    Abstract: Embodiments of the present invention may provide non-invasive techniques for adjusting timing in multistage circuit systems. A multistage circuit system according to embodiments of the present invention may include a plurality of circuit stages coupled to signal lines that carry signals. The system may also include a plurality of load circuits, one provided in for each circuit stage. The load circuits may have inputs coupled to the signal lines that carry the input signals. Each load circuit may include a current source programmable independently of the other load circuits that propagates current through an input transistor in the respective load circuit that receives the signal. The current propagating through the input transistor may provide a load on the corresponding signal line, allowing fine timing adjustment for each circuit stage.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: February 6, 2018
    Assignee: ANALOG DEVICES, INC.
    Inventors: Gil Engel, Steven C Rose, Matthew Louis Courcy
  • Publication number: 20140266376
    Abstract: A multi-stage clock distribution circuit for an integrated circuit is provided. The clock distribution circuit may route a common clock signal to a plurality of clock receiver circuits. Each stage in the distribution circuit may include a plurality of buffers. Outputs of at least some, perhaps all, of the buffers may be connected to each other by an interconnect. The interconnect may align clock signals that are output by the interconnected buffers and thereby encourage synchronization of those clock signals. Other stages of the clock distribution signal may be connected as well.
    Type: Application
    Filed: August 14, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventors: Shawn S. KUO, Steven C. ROSE
  • Publication number: 20140265578
    Abstract: Embodiments of the present invention may provide non-invasive techniques for adjusting timing in multistage circuit systems. A multistage circuit system according to embodiments of the present invention may include a plurality of circuit stages coupled to signal lines that carry signals. The system may also include a plurality of load circuits, one provided in for each circuit stage. The load circuits may have inputs coupled to the signal lines that carry the input signals. Each load circuit may include a current source programmable independently of the other load circuits that propagates current through an input transistor in the respective load circuit that receives the signal. The current propagating through the input transistor may provide a load on the corresponding signal line, allowing fine timing adjustment for each circuit stage.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices, Inc.
    Inventors: Gil ENGEL, Steven C. ROSE, Matthew Louis COURCY
  • Patent number: 7425909
    Abstract: A low-noise programmable current source includes an output digital to analog converter for providing an output load current; and a control circuit, responsive to an input defining a predetermined load current for generating, for the digital to analog converter, a control word and a control voltage; the control word and the control voltage drive the digital to analog converter to produce the predetermined load current and the control voltage sets the compliance voltage of the digital to analog converter to minimize current noise in the digital to analog converter.
    Type: Grant
    Filed: July 31, 2006
    Date of Patent: September 16, 2008
    Assignee: Analog Devices, Inc.
    Inventors: Steven C. Rose, Richard E. Schreier
  • Publication number: 20080024343
    Abstract: A low-noise programmable current source includes an output digital to analog converter for providing an output load current; and a control circuit, responsive to an input defining a predetermined load current for generating, for the digital to analog converter, a control word and a control voltage; the control word and the control voltage drive the digital to analog converter to produce the predetermined load current and the control voltage sets the compliance voltage of the digital to analog converter to minimize current noise in the digital to analog converter.
    Type: Application
    Filed: July 31, 2006
    Publication date: January 31, 2008
    Inventors: Steven C. Rose, Richard E. Schreier