Patents by Inventor Steven Michael Eustis

Steven Michael Eustis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7007214
    Abstract: A method and system for locating connector defects in a defective scan chain that has a parallel non-defective scan chain on a different wiring level, with both scan chains being laid out in a regular array pattern. A predetermined bit sequence is scanned into the defective scan chain. The contents of the defective scan chain are then parallel shifted into the non-defective scan chain. The contents of the non-defective scan chain is then scanned out and compared with the predetermined bit sequence. The comparison of the scanned out bits with the predetermined bit sequence facilitates locating both physically and logically where a connector defect has occurred in the defective scan chain.
    Type: Grant
    Filed: June 30, 2003
    Date of Patent: February 28, 2006
    Assignee: International Business Machines Corporation
    Inventors: Steven Michael Eustis, Leah Marie Pfeifer Pastel, Thomas Richard Bednar, Thomas Gregory Sopchak, Jeffery Howard Oppold
  • Publication number: 20040268195
    Abstract: A method and system for locating connector defects in a defective scan chain that has a parallel non-defective scan chain on a different wiring level, with both scan chains being laid out in a regular array pattern. A predetermined bit sequence is scanned into the defective scan chain. The contents of the defective scan chain are then parallel shifted into the non-defective scan chain. The contents of the non-defective scan chain is then scanned out and compared with the predetermined bit sequence. The comparison of the scanned out bits with the predetermined bit sequence facilitates locating both physically and logically where a connector defect has occurred in the defective scan chain.
    Type: Application
    Filed: June 30, 2003
    Publication date: December 30, 2004
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Steven Michael Eustis, Leah Marie Pfeifer Pastel, Thomas Richard Bednar, Thomas Gregory Sopchak, Jeffery Howard Oppold
  • Patent number: 6675273
    Abstract: A memory circuitry is designed to efficiently obtain a predictable array output when an invalid address is requested. The memory circuit comprises an invalid word line path in addition to the standard valid word line path. In order to provide correct output, a dummy word line output of a first decode logic is delayed and the delayed dummy word line output is ANDed with a word line output to update the data out latch. Further, the invalid word line output of a second decode logic is also delayed, and the delayed invalid word line output is ORed with the delayed dummy word line output to reset the control logic. ORing the delayed signals allows the predictable output to be provided at a same clock time, irrespective of whether a valid address or an invalid address is decoded.
    Type: Grant
    Filed: May 31, 2001
    Date of Patent: January 6, 2004
    Assignee: International Business Machines Corporation
    Inventors: Steven Michael Eustis, Robert Lloyd Barry, Peter Francis Croce
  • Publication number: 20030007393
    Abstract: A method and apparatus for testing memory arrays where the addresses associated with such arrays exceeds the physical boundaries of the array. Addresses that are outside the physical boundary of the array are considered invalid addresses; while those residing within the physical boundaries are considered valid addresses. The method and apparatus tests the memory array by only loading data into the data out latch of the memory array when a valid address is received.
    Type: Application
    Filed: June 20, 2001
    Publication date: January 9, 2003
    Applicant: International Business Machines Corporation
    Inventors: Steven Michael Eustis, Robert Lloyd Barry, Peter Francis Croce
  • Publication number: 20020194443
    Abstract: Disclosed is a method and memory circuitry design for efficiently obtaining predictable array output when an invalid address is requested. The memory circuit design comprises an invalid word line path in addition to the standard valid word line path. In order to provide correct output, a dummy word line output of a first decode logic is delayed and the delayed dummy word line output is ANDed with a word line output to update the data out latch. Further, the invalid word line output of a second decode logic is also delayed, and the delayed invalid word line output is ORed with the delayed dummy word line output to reset the control logic. ORing the delayed signals allows the predictable output to be provided at a same clock time, irrespective of whether a valid address or an invalid address is decoded.
    Type: Application
    Filed: May 31, 2001
    Publication date: December 19, 2002
    Applicant: International Business Machines Corporation
    Inventors: Steven Michael Eustis, Robert Lloyd Barry, Peter Francis Croce
  • Patent number: 6038179
    Abstract: A Random Access Memory including a redundancy scheme wherein redundant memory elements are organized in a mixture of redundancy patches of various sizes, i.e., various number of word/ bit lines in each patch. The number of lines, e.g., 1, 2, 4 or 8 word or bit lines, in each of the patches is selected as appropriate with many different sized patches existing within the same redundancy reservoir. The size the particular patch selected depends on the size of the replaced defect detected during programming.
    Type: Grant
    Filed: January 4, 1999
    Date of Patent: March 14, 2000
    Assignee: International Business Machines Corp.
    Inventors: Steven Michael Eustis, Cheryl Jean Herdey, Eric Stephen Machat, Dale Edward Pontius, Endre Philip Thoma