Patents by Inventor Su-hun Lim
Su-hun Lim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11907064Abstract: A memory controller includes a fault predictor which predicts a fault which causes an error occurring in a memory device, an error correction code (ECC) manager which classifies a type of the fault based on the predicted fault, and a plurality of ECC engines which perform ECC in parallel depending on the classified type of the faults. The fault predictor includes a memory error profiler which receives raw data related to the error and processes the raw data into an error profile that is data available for machine learning, and a memory fault prediction network which receives the error profile as an input, performs the machine learning using the error profile, and predicts the fault which causes the error.Type: GrantFiled: March 17, 2022Date of Patent: February 20, 2024Assignee: Samsung Electronics Co., Ltd.Inventors: Ho-Youn Kim, Su Hun Lim
-
Publication number: 20230421063Abstract: A buck-boost converter includes a first switch connected between an input terminal that receives an input voltage and a first terminal of an inductor, a second switch connected between the first terminal of the inductor and an output terminal that outputs an output voltage, a third switch connected between a second terminal of the inductor and a ground terminal, and a fourth switch connected between the second terminal of the inductor and an inverting input terminal that receives an inverted input voltage obtained by inverting the input voltage.Type: ApplicationFiled: June 28, 2023Publication date: December 28, 2023Applicants: SILICON MITUS, INC., Hangzhou Silicon-Magic Semiconductor Technology Co., Ltd.Inventors: Kwang Ho Yoon, Su Hun Lim, Jin Su Jung
-
Publication number: 20230076545Abstract: A memory controller includes a fault predictor which predicts a fault which causes an error occurring in a memory device, an error correction code (ECC) manager which classifies a type of the fault based on the predicted fault, and a plurality of ECC engines which perform ECC in parallel depending on the classified type of the faults. The fault predictor includes a memory error profiler which receives raw data related to the error and processes the raw data into an error profile that is data available for machine learning, and a memory fault prediction network which receives the error profile as an input, performs the machine learning using the error profile, and predicts the fault which causes the error.Type: ApplicationFiled: March 17, 2022Publication date: March 9, 2023Inventors: HO-YOUN KIM, SU HUN LIM
-
Patent number: 7978237Abstract: An apparatus for canceling a fixed pattern noise in a CMOS image sensor includes a storage device, a fixed pattern noise operation circuit, and a fixed pattern noise canceling circuit. The storage device stores first reference fixed pattern noises operated in a vertical blank section of an (n?1)th frame. The fixed pattern noise operation circuit calculates second reference fixed pattern noises based on the first reference fixed pattern noises stored in the storage device and blank fixed pattern noises output in a vertical blank section of an n-th frame and outputs the second reference fixed pattern noises to the storage device to update the first reference fixed pattern noises to the second reference fixed pattern noises.Type: GrantFiled: March 7, 2008Date of Patent: July 12, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Myoung-Su Lee, Su-Hun Lim, Jin-Kyeong Heo, Tae-Chan Kim, Seog-Heon Ham, Yong-In Han
-
Patent number: 7724294Abstract: An image-sensing device includes a driver and an array of pixels. The driver controls the array of pixels to output a combined image signal that is a combination of at least two image signals for at least two aligned pixels in at least two rows, for reducing vertical resolution in the sub-sampling mode. In addition, a mixing circuit further averages the resulting combined signals for M consecutive odd or even columns for reducing horizontal resolution in the sub-sampling mode.Type: GrantFiled: January 12, 2005Date of Patent: May 25, 2010Assignee: Samsung Electronics Co., Ltd.Inventors: Jung-Chak Ahn, Su-Hun Lim
-
Patent number: 7646410Abstract: Provided are a solid state image sensing device and method for sub-sampling using inter-column analog domain signal summation, where, in the solid state image sensing device, a CDS unit receives reset signals from neighboring columns of the same color in an APS array, receives video signals from pixels generating the reset signals, and generates modulation signals respectively corresponding to the differences between the reset signals and the video signals, the modulation signals are activated according to activation of the previous modulation signals, and a digital signal output circuit generates a corresponding digital signal based on the final modulation signal corresponding to the sum of inter-column analog video signals among the modulation signals.Type: GrantFiled: March 8, 2006Date of Patent: January 12, 2010Assignee: Samsung Electronics Co., Ltd.Inventor: Su-Hun Lim
-
Patent number: 7623175Abstract: Provided are a CMOS image sensor (CIS) type image sensing device for averaging and sub-sampling analog image signals at a variable sub-sampling rate and a method of driving the same. The image sensing device includes: a two-dimensional active pixel sensor (APS) array including pixels arranged in rows and columns; an averaging unit averages reset signals and image signals alternately generated from each of pixels corresponding to odd- numbered and even-numbered rows and columns in based on a predetermined sub-sampling rate in a sub-sampling mode by repeating a method of accumulating, averaging, (and dumping) the reset signals and the image signals, and generating a comparison signal corresponding to a difference between the average of the reset signals and the average of the image signals; and a conventional digital signal output circuit that generates digital signals corresponding to the sub-sampled (averaged) image signals generated from the pixels represented by the comparison signal.Type: GrantFiled: February 23, 2006Date of Patent: November 24, 2009Assignee: Samsung Electronics Co., Ltd.Inventor: Su-hun Lim
-
Patent number: 7525079Abstract: Provided are a CIS circuit that does not increase an initial voltage charge time allocated by a CDS even if a pixel size is reduced and a method of providing an initial charge to the CIS circuit. The CIS circuit may include an APS block, a current source block and a charge supply block. The APS block may output APS signals from APS output terminals in response to sensed image transfer signals, pixel select signals and pixel reset signals. The current source block may control currents flowing from the APS output terminals to a power supply in response to a bias voltage. The charge supply block may provide a quantity of charges to the APS output terminals in response to a representative reset signal and a pre-resent signal.Type: GrantFiled: October 31, 2006Date of Patent: April 28, 2009Assignee: Samsung Electronics Co., Ltd.Inventor: Su-hun Lim
-
Patent number: 7521659Abstract: A solid-state image-sensing device includes a pixel array and an averaging unit. The pixel array includes a matrix of pixels and includes a respective output line for each of a plurality of pixel groupings such as for each column of pixels. The averaging unit receives respective signals from first and second output lines of the pixel array to generate a pulse width signal that indicates an average of such respective signals. A respective signal of the first output line is generated from combining photocurrents from a first set of at least two pixels sensing a same first color in the pixel array.Type: GrantFiled: July 5, 2007Date of Patent: April 21, 2009Assignee: Samsung Electronics Co., Ltd.Inventors: Tetsuo Asaba, Su-Hun Lim
-
Patent number: 7508429Abstract: Provided are an improved solid-state image-sensing device for averaging sub-sampled analog signals and a method for driving the same. The solid-state image-sensing device receives a video signal from each pixel column and converts the video signal into a digital signal while a switch for averaging is turned off when the solid-state image-sensing device captures a still image. When the solid-state image-sensing device photographs a moving picture, one of two CDS circuits receives a signal corresponding to an average of video signals of columns having the same color pixel and converts the signal into a digital signal using the switch turned on.Type: GrantFiled: June 21, 2005Date of Patent: March 24, 2009Assignee: Samsung Electronics Co., Ltd.Inventors: Su-hun Lim, Tetsuo Asaba
-
Publication number: 20090046177Abstract: An apparatus for canceling a fixed pattern noise in a CMOS image sensor includes a storage device, a fixed pattern noise operation circuit, and a fixed pattern noise canceling circuit. The storage device stores first reference fixed pattern noises operated in a vertical blank section of an (n?1)th frame. The fixed pattern noise operation circuit calculates second reference fixed pattern noises based on the first reference fixed pattern noises stored in the storage device and blank fixed pattern noises output in a vertical blank section of an n-th frame and outputs the second reference fixed pattern noises to the storage device to update the first reference fixed pattern noises to the second reference fixed pattern noises.Type: ApplicationFiled: March 7, 2008Publication date: February 19, 2009Inventors: Myoung-Su Lee, Su-Hun Lim, Jin-Kyeong Heo, Tae-Chan Kim, Seog-Heon Ham, Yong-In Han
-
Patent number: 7492401Abstract: A correlated double sampling (CDS) amplifier for an image sensing device includes a plurality of capacitors and a switching network coupled to the plurality of capacitors and to a pixel of the image sensing device. The switching network is configured to couple the capacitors in parallel as an initial CDS difference voltage is generated, and then is configured to couple the capacitors in series for generating a final CDS difference voltage that is a multiple of the initial CDS difference voltage.Type: GrantFiled: January 31, 2005Date of Patent: February 17, 2009Assignee: Samsung Electronics Co., Ltd.Inventor: Su-Hun Lim
-
Publication number: 20080224191Abstract: An image pickup device includes an active pixel sensor (APS), a row driver, and a leakage current breaker. The active pixel sensor includes an array of a plurality of pixels. The row driver selects at least one pixel to be activated to output signals. The leakage current breaker decreases the leakage current through the unselected pixels by applying a leakage current breaker voltage at the bit lines of the APS array.Type: ApplicationFiled: March 5, 2008Publication date: September 18, 2008Inventors: Jung-Chak Ahn, Yi-Tae Kim, Kyung-Ho Lee, Hyuck-In Kwon, Ju-Hyun Ko, Tetsuo Asaba, Jong-Jin Lee, Su-Hun Lim, Jung-Yeon Kim, Se-Young Kim, Sung-In Hwang
-
Publication number: 20080001067Abstract: A solid-state image-sensing device includes a pixel array and an averaging unit. The pixel array includes a matrix of pixels and includes a respective output line for each of a plurality of pixel groupings such as for each column of pixels. The averaging unit receives respective signals from first and second output lines of the pixel array to generate a pulse width signal that indicates an average of such respective signals. A respective signal of the first output line is generated from combining photocurrents from a first set of at least two pixels sensing a same first color in the pixel array.Type: ApplicationFiled: July 5, 2007Publication date: January 3, 2008Inventors: Tetsuo Asaba, Su-Hun Lim
-
Patent number: 7230558Abstract: A column analog-to-digital conversion apparatus includes a first correlated double sampling (CDS) and comparison unit of a CDS and comparison circuit for generating a first comparison result signal in response to a first pixel output signal and a ramp signal, a second CDS and comparison unit of the CDS and comparison circuit for generating a second comparison result signal in response to the first pixel output signal and the ramp signal in a sub-sampling mode, and a data buffer for determining a code value of a most significant bit (MSB) based on the second comparison result signal, determining code values of remaining lower bits based on a counting value outputted from a counter, and generating a digital code including the MSB and the remaining lower bits.Type: GrantFiled: April 12, 2006Date of Patent: June 12, 2007Assignee: Samsung Electronics, Co., Ltd.Inventor: Su-Hun Lim
-
Publication number: 20070108370Abstract: Provided are a CIS circuit that does not increase an initial voltage charge time allocated by a CDS even if a pixel size is reduced and a method of providing an initial charge to the CIS circuit. The CIS circuit may include an APS block, a current source block and a charge supply block. The APS block may output APS signals from APS output terminals in response to sensed image transfer signals, pixel select signals and pixel reset signals. The current source block may control currents flowing from the APS output terminals to a power supply in response to a bias voltage. The charge supply block may provide a quantity of charges to the APS output terminals in response to a representative reset signal and a pre-resent signal.Type: ApplicationFiled: October 31, 2006Publication date: May 17, 2007Inventor: Su-hun Lim
-
Patent number: 7218260Abstract: A column analog-to-digital (ADC) circuit for preventing a sun black effect in a CMOS image sensor (CIS) is provided. The ADC circuit includes: a comparator having a signal voltage input port and a reference voltage input port, comparing a reset voltage output from one of a plurality of CIS pixels with a reference voltage in a reset sampling period, and outputting an overflow sensing signal when the reset voltage is lower than the reference voltage; and a digital converter converting the output of the comparator into digital data, wherein the digital converter comprises a first latch storing the overflow sensing signal and outputting a flag signal indicating an overflow in response to the overflow sensing signal in a signal sampling period, when the overflow sensing signal is output from the comparator in a first portion of the reset sampling period.Type: GrantFiled: January 10, 2006Date of Patent: May 15, 2007Assignee: Samsung Electronics Co., Ltd.Inventor: Su-Hun Lim
-
Publication number: 20060262205Abstract: A column analog-to-digital conversion apparatus includes a first correlated double sampling (CDS) and comparison unit of a CDS and comparison circuit for generating a first comparison result signal in response to a first pixel output signal and a ramp signal, a second CDS and comparison unit of the CDS and comparison circuit for generating a second comparison result signal in response to the first pixel output signal and the ramp signal in a sub-sampling mode, and a data buffer for determining a code value of a most significant bit (MSB) based on the second comparison result signal, determining code values of remaining lower bits based on a counting value outputted from a counter, and generating a digital code including the MSB and the remaining lower bits.Type: ApplicationFiled: April 12, 2006Publication date: November 23, 2006Applicant: Samsung Electronics Co., Ltd.Inventor: Su-Hun Lim
-
Patent number: 7116138Abstract: A ramp signal generation circuit is disclosed. The ramp signal generation circuit comprises a ramp signal generator, a buffer, a comparator, and a switching circuit. The switching circuit provides current to an output of the ramp signal generation circuit in response to a control signal output by the comparator. When a high slew rate is required, the output of the ramp signal generation circuit is driven by the current provided by the switching circuit. Otherwise, the output of the ramp signal generation circuit is driven by an output of the buffer.Type: GrantFiled: January 31, 2005Date of Patent: October 3, 2006Assignee: Samsung Electronics Co., Ltd.Inventor: Su-hun Lim
-
Publication number: 20060203110Abstract: Provided are a solid state image sensing device and method for sub-sampling using inter-column analog domain signal summation, where, in the solid state image sensing device, a CDS unit receives reset signals from neighboring columns of the same color in an APS array, receives video signals from pixels generating the reset signals, and generates modulation signals respectively corresponding to the differences between the reset signals and the video signals, the modulation signals are activated according to activation of the previous modulation signals, and a digital signal output circuit generates a corresponding digital signal based on the final modulation signal corresponding to the sum of inter-column analog video signals among the modulation signals.Type: ApplicationFiled: March 8, 2006Publication date: September 14, 2006Inventor: Su-Hun Lim