Patents by Inventor Sudhir Kumar Madan

Sudhir Kumar Madan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7630257
    Abstract: One aspect of the invention relates to a method for accessing a memory device. One embodiment relates to a method for accessing a memory device. In the method during a read operation, one data value is provided on a local IO line while complimentary local IO line that is associated with the local IO line is inactivated. During a write operation, another data value is provided on the local IO line and a complimentary data value is provided on the complimentary local IO line. Other systems and methods are also disclosed.
    Type: Grant
    Filed: October 4, 2006
    Date of Patent: December 8, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Sudhir Kumar Madan, Hugh P. Mcadams, Sung-Wei Lin
  • Patent number: 7561458
    Abstract: Memory devices are provided, having a ferroelectric memory array and a zero cancellation system with one or more zero cancellation circuits for coupling a negative charge to a memory array bitline through a zero cancellation capacitor while a memory cell plateline signal is applied during a read operation, wherein one or more layers of the zero cancellation system layout is identical or substantially identical to that of the memory cells of the array.
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: July 14, 2009
    Assignee: Texas Instruments Incorporated
    Inventor: Sudhir Kumar Madan
  • Publication number: 20090010038
    Abstract: An FeRAM memory array wherein the plate lines run in the direction of word lines is described that provides a reduced plate line resistance in arrays having a common plate line connection. The lower plate line resistance reduces the magnitude of negative spikes on the plate line to reduce the potential for FeCap depolarization. Two or more plate lines of a plurality of columns of memory cells are interconnected along a bit line direction. Some or all of the plate lines of one or more columns of dummy memory cells may also be interconnected to reduce the plate line resistance and minimize any increase in the bit line capacitance for the active cells of the array. The improved FeRAM array provides a reduced data error rate, particularly at fast memory cycle times.
    Type: Application
    Filed: September 19, 2008
    Publication date: January 8, 2009
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: SUDHIR KUMAR MADAN, SUNG-WEI LIN, JOHN FONG
  • Patent number: 7443708
    Abstract: An FeRAM memory array wherein the plate lines run in the direction of word lines is described that provides a reduced plate line resistance in arrays having a common plate line connection. The lower plate line resistance reduces the magnitude of negative spikes on the plate line to reduce the potential for FeCap depolarization. Two or more plate lines of a plurality of columns of memory cells are interconnected along a bit line direction. Some or all of the plate lines of one or more columns of dummy memory cells may also be interconnected to reduce the plate line resistance and minimize any increase in the bit line capacitance for the active cells of the array. The improved FeRAM array provides a reduced data error rate, particularly at fast memory cycle times.
    Type: Grant
    Filed: April 24, 2006
    Date of Patent: October 28, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Sudhir Kumar Madan, Sung-Wei Lin, John Fong
  • Publication number: 20080151598
    Abstract: Memory devices are provided, having a ferroelectric memory array and a zero cancellation system with one or more zero cancellation circuits for coupling a negative charge to a memory array bitline through a zero cancellation capacitor while a memory cell plateline signal is applied during a read operation, wherein one or more layers of the zero cancellation system layout is identical or substantially identical to that of the memory cells of the array.
    Type: Application
    Filed: May 31, 2007
    Publication date: June 26, 2008
    Inventor: Sudhir Kumar Madan
  • Publication number: 20080144351
    Abstract: One embodiment relates to a method for accessing ferroelectric memory cells in a ferroelectric memory device. A first memory access is performed on the cell, and a second memory access is performed on the cell. An approximately same bias is applied to the bitline and plateline of the cell for a time between the first memory access and the second memory access. Other methods and systems are also disclosed.
    Type: Application
    Filed: December 12, 2007
    Publication date: June 19, 2008
    Inventors: Jarrod Randall Eliason, Sudhir Kumar Madan
  • Publication number: 20080084773
    Abstract: One aspect of the invention relates to a method for accessing a memory device. One embodiment relates to a method for accessing a memory device. In the method during a read operation, one data value is provided on a local IO line while complimentary local IO line that is associated with the local IO line is inactivated. During a write operation, another data value is provided on the local IO line and a complimentary data value is provided on the complimentary local IO line. Other systems and methods are also disclosed.
    Type: Application
    Filed: October 4, 2006
    Publication date: April 10, 2008
    Inventors: Sudhir Kumar Madan, Hugh P. Mcadams, Sung-Wei Lin
  • Patent number: 7301795
    Abstract: Systems and methods fatigue a ferroelectric memory device. Within a single cycle, a group of selected ferroelectric memory cells is fatigued by reading a first logical value from the cells while also writing a second logical value to the memory cells. The first logical value is temporarily stored into latches of sense amplifiers associated with the selected memory cells in order to decipher logical values. Subsequently, the first logical value is written back to the ferroelectric memory cells and a cycle of the fatigue operation is ended.
    Type: Grant
    Filed: October 28, 2005
    Date of Patent: November 27, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: John Y. Fong, Anand Seshadri, Sung-Wei Lin, Sudhir Kumar Madan, Jarrod Eliason
  • Patent number: 7200027
    Abstract: Reference generator systems (108, 130) and methods (200) are presented for providing bitline reference voltages for memory access operations in a ferroelectric memory device (102). The reference generator system (108, 130) comprises a primary capacitance (130), a precharge system (132) that charges the primary capacitance, and a reference system (108) with a plurality of local reference circuits (108a) associated with corresponding array columns that individually comprise a staging capacitance (Cs), a first switching device (S1) coupled between the staging capacitance and the primary capacitance (130), and a second switching device (S2, S3) coupled between the staging capacitance (Cs) and a bitline of the corresponding array column.
    Type: Grant
    Filed: April 6, 2005
    Date of Patent: April 3, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Anand Seshadri, Jarrod R. Eliason, Sudhir Kumar Madan
  • Patent number: 7193880
    Abstract: Methods (50, 70) and ferroelectric devices (102) are presented, in which pulses (113) are selectively applied to platelines (PL) of one or more non-selected ferroelectric memory cells (106) during memory access operations to mitigate cell storage node disturbances.
    Type: Grant
    Filed: June 14, 2004
    Date of Patent: March 20, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Sudhir Kumar Madan, John Fong
  • Patent number: 7133304
    Abstract: Methods and ferroelectric devices are presented, in which pulses are selectively applied to ferroelectric memory cell wordlines to discharge cell storage node disturbances while the cell plateline and the associated bitline are held at substantially the same voltage.
    Type: Grant
    Filed: March 22, 2004
    Date of Patent: November 7, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Sudhir Kumar Madan, Sung-Wei Lin, Hugh P. McAdams, Anand Seshadri, Jarrod Eliason
  • Patent number: 7009864
    Abstract: Ferroelectric memory devices and methods are provided, wherein a cell plateline signal is applied to a ferroelectric target cell capacitor and a zero cancellation capacitor is coupled with a bitline during a memory read operation. A negative pulse is applied to the zero cancellation capacitor during the cell plateline pulse to reduce the voltage on the bitline, thereby facilitating reduced cell plateline voltage levels while still allowing a high percentage of the ferroelectric saturation voltage to be applied across the ferroelectric cell capacitor.
    Type: Grant
    Filed: December 29, 2003
    Date of Patent: March 7, 2006
    Assignee: Texas Instruments Incorporated
    Inventor: Sudhir Kumar Madan