Patents by Inventor Sudhir S. Moharir

Sudhir S. Moharir has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10026493
    Abstract: Described herein is a ROM architecture featuring a ROM bitcell without a transistor, a ROM architecture wherein the bitcell device gate goes to a column address and the local bitline is sensed per row per mux, a ROM architecture wherein the bitcell device gate goes to the column address and the full row of bitcells is enabled by a row enable signal, and a ROM architecture wherein the bitcell device gate goes to the row address and the full column of bitcells is enabled by a column enable signal. The presently described architectures provide large advantages in terms of PPA.
    Type: Grant
    Filed: February 10, 2017
    Date of Patent: July 17, 2018
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 10014065
    Abstract: Described herein is a ROM architecture featuring a ROM bitcell without a transistor, a ROM architecture wherein the bitcell device gate goes to a column address and the local bitline is sensed per row per mux, a ROM architecture wherein the bitcell device gate goes to the column address and the full row of bitcells is enabled by a row enable signal, and a ROM architecture wherein the bitcell device gate goes to the row address and the full column of bitcells is enabled by a column enable signal. The presently described architectures provide large advantages in terms of PPA.
    Type: Grant
    Filed: March 14, 2016
    Date of Patent: July 3, 2018
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 10008280
    Abstract: Described herein is a ROM architecture featuring a ROM bitcell without a transistor, a ROM architecture wherein the bitcell device gate goes to a column address and the local bitline is sensed per row per mux, a ROM architecture wherein the bitcell device gate goes to the column address and the full row of bitcells is enabled by a row enable signal, and a ROM architecture wherein the bitcell device gate goes to the row address and the full column of bitcells is enabled by a column enable signal. The presently described architectures provide large advantages in terms of PPA.
    Type: Grant
    Filed: February 14, 2017
    Date of Patent: June 26, 2018
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9786358
    Abstract: A 6T bitcell for single port SRAM that performs single ended read and single ended write is described. The presently described bitcell gives huge advantage in terms of area, dynamic power, leakage power and performance over the prior art in the industry. The bitcell and architecture does not have either a write bitline pair or a read bitline for each bitcell. It has only one read bitline per mux.
    Type: Grant
    Filed: December 21, 2015
    Date of Patent: October 10, 2017
    Inventor: Sudhir S. Moharir
  • Patent number: 9697888
    Abstract: The present patent application describes 9T, 8T, and 7T versions of bitcells used with 1R1W memories. It also describes 9T, 8T, and 7T versions of bitcells used with single port SRAM memories. Different circuits are discussed to support different bitcells and architectures mentioned above. Our 1R1W and single port bitcells and architectures give significant advantages over the conventional bitcells and architectures.
    Type: Grant
    Filed: April 12, 2016
    Date of Patent: July 4, 2017
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9672904
    Abstract: A 6T bitcell for single port SRAM that performs single ended read and single ended write is described. The presently described bitcell gives huge advantage in terms of area, dynamic power, leakage power and performance over the prior art in the industry. The bitcell and architecture does not have either a write bitline pair or a read bitline for each bitcell. It has only one read bitline per mux.
    Type: Grant
    Filed: December 9, 2016
    Date of Patent: June 6, 2017
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9653150
    Abstract: A bit cell and memory architecture wherein a write bitline is not required is presented. The bitcell and the memory architecture bring a huge improvement in the performance, dynamic power, leakage power, area, and the yield of the memory.
    Type: Grant
    Filed: April 5, 2016
    Date of Patent: May 16, 2017
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9627043
    Abstract: The present patent application describes 9T, 8T, and 7T versions of bitcells used with 1R1W memories. It also describes 9T, 8T, and 7T versions of bitcells used with single port SRAM memories. Different circuits are discussed to support different bitcells and architectures mentioned above. Our 1R1W and single port bitcells and architectures give significant advantages over the conventional bitcells and architectures.
    Type: Grant
    Filed: April 12, 2016
    Date of Patent: April 18, 2017
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9496029
    Abstract: Described herein is a 6T bitcell for dual port SRAM that performs single ended read and single ended write. The bitcell and architecture does not have either a write bitline pair or a read bitline for each bitcell. It has only one read bitline per port per mux. Also presented herein is an 8T bitcell for dual port with single ended read and single ended write. The conventional dual port bitcell is an 8T bitcell which neither has single ended read nor has single ended write. Our bitcell which gives single ended read as well as single ended write has just 6 transistors. This gives area advantage. This bitcell also provides huge advantage in terms of leakage power, dynamic power, and speed. Also presented bitcells and architectures for multiport memories where each additional port, only requires half or one additional transistor based on the chosen architecture as against two transistors in the conventional architectures.
    Type: Grant
    Filed: February 24, 2016
    Date of Patent: November 15, 2016
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9490008
    Abstract: The present patent application describes 9T, 8T, and 7T versions of bitcells used with 1R1W memories. It also describes 9T, 8T, and 7T versions of bitcells used with single port SRAM memories. Different circuits are discussed to support different bitcells and architectures mentioned above. Our 1R1W and single port bitcells and architectures give significant advantages over the conventional bitcells and architectures.
    Type: Grant
    Filed: December 21, 2015
    Date of Patent: November 8, 2016
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 9336861
    Abstract: A bit cell and memory architecture wherein a write bitline is not required is presented. The bitcell and the memory architecture bring a huge improvement in the performance, dynamic power, leakage power, area, and the yield of the memory.
    Type: Grant
    Filed: October 21, 2014
    Date of Patent: May 10, 2016
    Assignee: SKAN TECHNOLOGIES CORPORATION
    Inventor: Sudhir S. Moharir
  • Patent number: 8106463
    Abstract: A ROM memory cell has significantly less total area than previously known ROM memory cells. Instead of using only one layer in the manufacturing process to program the memory cells, at least two layers are used to program the memory cells. This flexibility allows the memory cell to be reduced in area, which in turn produces a ROM that is more area efficient and consequently lower in cost. As the bitline length and capacitance are reduced, the speed and power consumption are also improved.
    Type: Grant
    Filed: December 6, 2005
    Date of Patent: January 31, 2012
    Assignee: ARM, Inc.
    Inventors: Sudhir S. Moharir, Zhigeng Liu
  • Patent number: 6597613
    Abstract: A load independent single ended sense amplifier is provided. The sense amplifier includes a first current mirror having a first load transistor and a first reflected current transistor, and a second current mirror having a second load transistor and a second reflected current transistor. The first load transistor is capable of communicating a load current to the second load transistor. In addition, a reflected current flowing through the first reflected current transistor and the second reflected current transistor generates an amplified load current.
    Type: Grant
    Filed: March 27, 2002
    Date of Patent: July 22, 2003
    Assignee: Artisan Components, Inc.
    Inventors: Scott T. Becker, Betina Hold, Sudhir S. Moharir
  • Patent number: 5963487
    Abstract: A write control circuit for a semiconductor memory device includes a conventional write path responsive to a control input (e.g., an external write enable signal) to control the beginning of a write operation for a write driver, whilst a separate dedicated write disable path, responsive to the same control input, controls the end of the write operation for the write driver. The invention separates the end of write from the beginning of write by introducing a fast dedicated path designed primarily for ending the write. This dedicated path contains dedicated logic to generate an end of write signal at the disabling edge of the control input to disable the write driver quickly before a new memory cell is selected.
    Type: Grant
    Filed: December 16, 1997
    Date of Patent: October 5, 1999
    Assignee: Cypress Semiconductor Corp.
    Inventors: Shiva P. Gowni, Sudhir S. Moharir, Sanjay Sancheti