Patents by Inventor Suigen Kyoh

Suigen Kyoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100067777
    Abstract: An evaluation pattern generating method including dividing a peripheral area of an evaluation target pattern into a plurality of meshes; calculating an image intensity of a circuit pattern when the evaluation target pattern is transferred onto a wafer by a lithography process in a case where a mask function value is given to a predetermined mesh; calculating a mask function value of the mesh so that a cost function of the image intensity, in which an optical image characteristic amount that affects a transfer performance of the evaluation target pattern to the wafer is set to the image intensity, satisfies a predetermined reference when evaluating a lithography performance of the evaluation target pattern; and generating an evaluation pattern corresponding to the mask function value.
    Type: Application
    Filed: August 6, 2009
    Publication date: March 18, 2010
    Inventors: Katsuyoshi Kodera, Satoshi Tanaka, Shimon Maeda, Suigen Kyoh, Soichi Inoue, Ryuji Ogawa
  • Patent number: 7673258
    Abstract: According to an aspect of the invention, there is provided a design data creating method of creating design data of a semiconductor device including extracting an AND region of an upper layer wiring pattern and a lower layer wiring pattern that sandwich a contact hole layer pattern included in a pattern layer, extracting the contact hole layer pattern included in the AND region, and moving the contact hole layer pattern in such a manner that the center of the AND region coincides with the center of the contact hole layer pattern.
    Type: Grant
    Filed: March 29, 2007
    Date of Patent: March 2, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Suigen Kyoh
  • Publication number: 20100037193
    Abstract: A method of correcting a pattern layout includes: executing a process simulation under a plurality of conditions in which variations in a process parameter for forming a pattern corresponding to a design layout on a substrate are reflected, thereby estimating a plurality of finished patterns of the pattern; calculating dimensions of the plurality of the finished patterns; calculating a statistical amount from the calculated dimensions; comparing the statistical amount with a preset specification; calculating a correction amount when the specification is not satisfied; and correcting the design layout based on the calculated correction amount.
    Type: Application
    Filed: August 6, 2009
    Publication date: February 11, 2010
    Inventor: Suigen KYOH
  • Publication number: 20090306805
    Abstract: A semiconductor device production control method includes monitoring, after a production process of a semiconductor device, a process result at a predetermined position of a pattern to which the process is applied, to obtain a deviation with respect to a predetermined target result, quantitatively obtaining a degree of influence on an operation of a semiconductor device from the deviation of the process result, and comparing the degree of influence that is quantitatively obtained with a predetermined allowable margin for operation specifications of the semiconductor device.
    Type: Application
    Filed: June 8, 2009
    Publication date: December 10, 2009
    Inventor: Suigen Kyoh
  • Publication number: 20090293038
    Abstract: A process proximity effect (PPE) correction method includes providing corrected cells arranged in a place/route arrangement, the corrected cells being obtained by correcting design data of a semiconductor device based on correction value for correcting PPE correction, determining whether a cell arrangement of the corrected cells is registered or not based on environmental profiles, conducting lithography verification if the corrected cells includes the cell arrangement not registered in the environmental profiles, the verification being performed on the corrected cells, wherein the corrected cell to be conducted the verification corresponds to the cell arrangement not registered, determining whether error is found or not in the verification, correcting the corrected cell to which the verification is conducted if the error is found and registering the cell arrangement in the environmental profiles, and registering the cell arrangement of the corrected cell if the error is not found.
    Type: Application
    Filed: May 21, 2009
    Publication date: November 26, 2009
    Inventors: Shimon MAEDA, Suigen KYOH, Satoshi TANAKA
  • Publication number: 20090199148
    Abstract: Disclosed is a method of producing a pattern for a semiconductor device, comprising extracting part of a pattern layout, perturbing a pattern included in the part of the pattern layout to generate a perturbation pattern, correcting the perturbation pattern, predicting a first pattern, to be formed on a wafer, from the corrected perturbation pattern, acquiring a first difference between the perturbation pattern and the first pattern, and storing information concerning the perturbation pattern including information concerning the first difference.
    Type: Application
    Filed: April 8, 2009
    Publication date: August 6, 2009
    Inventors: Suigen Kyoh, Toshiya Kotani, Soichi Inoue
  • Patent number: 7539962
    Abstract: There is provided a method of correcting pattern data for a semiconductor device, including acquiring pattern data for a lower layer, pattern data for an upper layer, and pattern data for a connecting layer containing connecting patterns to connect patterns contained in the lower layer and patterns contained in the upper layer, grouping patterns contained in the lower layer, the upper layer, and the connecting layer into a plurality of groups in which patterns in the same group are to be set at the same electric potential, acquiring a first distance between one edge of one connecting pattern contained in one group and an edge of a pattern contained in another group, and moving the one edge in a direction in which a size of the one connecting pattern increases, based on the first distance.
    Type: Grant
    Filed: September 7, 2005
    Date of Patent: May 26, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Suigen Kyoh
  • Patent number: 7523437
    Abstract: Disclosed is a method of producing a pattern for a semiconductor device, comprising extracting part of a pattern layout, perturbing a pattern included in the part of the pattern layout to generate a perturbation pattern, correcting the perturbation pattern, predicting a first pattern, to be formed on a wafer, from the corrected perturbation pattern, acquiring a first difference between the perturbation pattern and the first pattern, and storing information concerning the perturbation pattern including information concerning the first difference.
    Type: Grant
    Filed: December 16, 2004
    Date of Patent: April 21, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Suigen Kyoh, Toshiya Kotani, Soichi Inoue
  • Patent number: 7499582
    Abstract: There is disclosed a method for inspecting a defect in a photomask which is produced by using a graphic data, that matches mask data or is produced by subjecting mask data to correction of a process conversion difference relating to at least a line width. The method includes the following steps. Inspection data is produced by correcting a pattern of mask data so as to substantially match a planar shape of a pattern of a photomask to be produced by using the graphic data. A pattern of a produced photomask is compared with a pattern of the inspection data. Portions where planar shapes of the pattern of the inspection data and the pattern of the produced photomask do not match are extracted. A defect is distinguished from the portions where the planer shapes do not match.
    Type: Grant
    Filed: June 29, 2004
    Date of Patent: March 3, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Toshiya Kotani, Suigen Kyoh, Shinji Yamaguchi, Soichi Inoue
  • Publication number: 20090037852
    Abstract: A pattern data generation method of an aspect of the present invention, the method includes creating at least one modification guide to modify a modification target point contained in pattern data, evaluating the modification guides on the basis of an evaluation item, the evaluation item being a change in the shape of the pattern data for the modification target point caused by the modification based on the modification guides or a change in electric characteristics of a pattern formed in accordance with the pattern data, selecting a predetermined modification guide from among the modification guides on the basis of the evaluation result of the modification guides, and modifying the modification target point in accordance with the selected modification guide.
    Type: Application
    Filed: July 25, 2008
    Publication date: February 5, 2009
    Inventors: Sachiko KOBAYASHI, Suigen Kyoh, Shimon Maeda
  • Publication number: 20090031262
    Abstract: A mask pattern formation method and apparatus capable of performing OPC and lithography verification and obtaining OPC result, and a lithography mask are provided. The method of forming a mask pattern from a design layout of a semiconductor integrated circuit comprises inputting a design layout, performing first OPC on the design layout, calculating a first evaluation value for a finished planar shape of a resist pattern corresponding to the design layout based on the first OPC, determining whether the first evaluation value satisfies a predetermined value, if the first evaluation value does not satisfy the predetermined value, locally altering the design layout, performing second OPC on the altered design layout, calculating a second evaluation value for the altered design layout, performing second determination, and if the second evaluation value satisfies the predetermined value, outputting the result of OPC and the first and second evaluation values.
    Type: Application
    Filed: July 25, 2008
    Publication date: January 29, 2009
    Inventors: Shimon Maeda, Suigen Kyoh, Soichi Inoue
  • Publication number: 20080148198
    Abstract: A hotspot totalization method includes the following arrangement. Data related to a mask pattern is generated on the basis of data related to a test pattern formed by laying out a plurality of kinds of basic cells at a plurality of locations. A predicted pattern to be formed on a substrate by using the mask pattern is acquired by performing process simulation for the data related to the mask pattern. The process simulation is performed to acquire a plurality of predicted patterns based on a plurality of process parameters. It is determined whether a first hotspot exists in each of the predicted patterns. A second hotspot on the test pattern corresponding to the first hotspot is specified if it is determined that the first hotspot exists on the predicted pattern. For each of the plurality of kinds of basic cells, the number of locations including the second hotspots is totalized.
    Type: Application
    Filed: December 6, 2007
    Publication date: June 19, 2008
    Inventor: Suigen KYOH
  • Publication number: 20080098341
    Abstract: A design layout generating method for generating a design pattern of a semiconductor integrated circuit is disclosed. This method comprises modifying a first modification area extracted from a design layout by a first modifying method, and modifying a second modification area extracted from the design layout so as to include the first modification area by a second modifying method on the basis of a pattern modifying guideline calculated from at least a partial design layout in the second modification area.
    Type: Application
    Filed: October 18, 2007
    Publication date: April 24, 2008
    Inventors: Sachiko KOBAYASHI, Suigen KYOH
  • Publication number: 20080027576
    Abstract: A defect probability calculating method includes assuming a plurality of process conditions containing process variations caused in a process of forming a pattern on a substrate based on a design pattern, acquiring appearance probabilities of the respective process conditions, performing process simulation to predict a pattern to be formed on a substrate based on the design pattern for each of the process conditions, determining whether the pattern predicted by performing the process simulation satisfies preset criteria for each of the process conditions, and acquiring first probability by adding together appearance probabilities of the process conditions used for process simulation of patterns which are determined not to satisfy the preset criteria.
    Type: Application
    Filed: July 20, 2007
    Publication date: January 31, 2008
    Inventor: Suigen Kyoh
  • Publication number: 20070234243
    Abstract: According to an aspect of the invention, there is provided a design data creating method of creating design data of a semiconductor device including extracting an AND region of an upper layer wiring pattern and a lower layer wiring pattern that sandwich a contact hole layer pattern included in a pattern layer, extracting the contact hole layer pattern included in the AND region, and moving the contact hole layer pattern in such a manner that the center of the AND region coincides with the center of the contact hole layer pattern.
    Type: Application
    Filed: March 29, 2007
    Publication date: October 4, 2007
    Inventor: Suigen Kyoh
  • Patent number: 7266801
    Abstract: There is disclosed a method of correcting a design pattern considering a process margin between layers of a semiconductor integrated circuit, including calculating a first pattern shape corresponding to a processed pattern shape of a first layer based on a first design pattern, calculating a second pattern shape corresponding to a processed pattern shape of a second layer based on a second design pattern, calculating a third pattern shape using a Boolean operation between the first and second pattern shapes, determining whether or not an evaluation value obtained from the third pattern shape satisfies a predetermined value, and correcting at least one of the first and second design patterns if it is determined that the evaluation value does not satisfy the predetermined value.
    Type: Grant
    Filed: December 16, 2004
    Date of Patent: September 4, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Toshiya Kotani, Suigen Kyoh, Hirotaka Ichikawa
  • Patent number: 7194704
    Abstract: There is disclosed a method of producing a design layout by optimizing at least one of design rule, process proximity correction parameter and process parameter, including calculating a processed pattern shape based on a design layout and a process parameter, extracting a dangerous spot having an evaluation value with respect to the processed pattern shape, which does not satisfy a predetermined tolerance, generating a repair guideline of the design layout based on a pattern included in the dangerous spot, and repairing that portion of the design layout which corresponds to the dangerous spot based on the repair guideline.
    Type: Grant
    Filed: December 16, 2004
    Date of Patent: March 20, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Toshiya Kotani, Shigeki Nojima, Suigen Kyoh, Kyoko Izuha, Ryuji Ogawa, Satoshi Tanaka, Soichi Inoue, Hirotaka Ichikawa
  • Patent number: 7029799
    Abstract: There is provided a method which forms master masks used when a pattern of size larger than a region which can be exposed at one time is exposed on a to-be-exposed object. The pattern of the size larger than the region which can be exposed at one time is divided into a region of low repetitiveness and a region of high repetitiveness. A pattern of the region of low repetitiveness is drawn on at least one first master mask. Further, a pattern of the region of high repetitiveness is drawn on at least one second master mask.
    Type: Grant
    Filed: April 9, 2002
    Date of Patent: April 18, 2006
    Assignees: Kabushiki Kaisha Toshiba, Dai Nippon Printing Co., Ltd.
    Inventors: Suigen Kyoh, Soichi Inoue
  • Publication number: 20060053402
    Abstract: There is provided a method of correcting pattern data for a semiconductor device, including acquiring pattern data for a lower layer, pattern data for an upper layer, and pattern data for a connecting layer containing connecting patterns to connect patterns contained in the lower layer and patterns contained in the upper layer, grouping patterns contained in the lower layer, the upper layer, and the connecting layer into a plurality of groups in which patterns in the same group are to be set at the same electric potential, acquiring a first distance between one edge of one connecting pattern contained in one group and an edge of a pattern contained in another group, and moving the one edge in a direction in which a size of the one connecting pattern increases, based on the first distance.
    Type: Application
    Filed: September 7, 2005
    Publication date: March 9, 2006
    Inventor: Suigen Kyoh
  • Publication number: 20050235245
    Abstract: There is disclosed a method of correcting a design pattern considering a process margin between layers of a semiconductor integrated circuit, including calculating a first pattern shape corresponding to a processed pattern shape of a first layer based on a first design pattern, calculating a second pattern shape corresponding to a processed pattern shape of a second layer based on a second design pattern, calculating a third pattern shape using a Boolean operation between the first and second pattern shapes, determining whether or not an evaluation value obtained from the third pattern shape satisfies a predetermined value, and correcting at least one of the first and second design patterns if it is determined that the evaluation value does not satisfy the predetermined value.
    Type: Application
    Filed: December 16, 2004
    Publication date: October 20, 2005
    Inventors: Toshiya Kotani, Suigen Kyoh, Hirotaka Ichikawa