Patents by Inventor Sumanth Reddy

Sumanth Reddy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200362735
    Abstract: Methods and systems are provided for opportunistically mitigating an intermittent degradation of an active exhaust valve. In one example, a method may include differentiating between a permanent degradation of the active exhaust valve and an intermittent degradation of the active exhaust valve and adjusting actuation of the valve based on a vehicle operating condition and a road condition to mitigate the intermittent degradation.
    Type: Application
    Filed: May 17, 2019
    Publication date: November 19, 2020
    Inventors: Vinod Kumar Ravi, Sumanth Reddy Dadam
  • Publication number: 20190257235
    Abstract: Methods and systems are provided for diagnostics of a gasoline particulate filter in an exhaust system after confirming that specific conditions are met including that an exhaust tuning valve is not degraded. In one example, a method may include indicating degradation of a hose coupled across a particulate filter responsive to a difference between a first differential pressure and a second differential pressure being greater than a threshold, the first differential pressure measured by a differential pressure sensor positioned in the hose responsive to a downstream exhaust tuning valve being fully open, the second differential pressure measured by the differential pressure sensor responsive to the exhaust tuning valve being fully closed.
    Type: Application
    Filed: May 1, 2019
    Publication date: August 22, 2019
    Inventors: Michiel J. Van Nieuwstadt, Allen Lehmen, Douglas Martin, John Rollinger, Sumanth Reddy Dadam, Rohit Bhat
  • Patent number: 9419630
    Abstract: A clock dithering circuit that provides cancellation of digital noise spurs is disclosed. The clock dithering circuit includes a control unit that receives an input clock. An ICG (integrated clock gating) cell receives the input clock and receives an enable signal from the control unit. The ICG cell generates a gated clock. A coarse dither unit receives the gated clock and receives a coarse select signal from the control unit. The coarse dither unit generates a coarse dither clock. A fine dither unit receives the coarse dither clock and receives a fine select signal from the control unit. The fine dither unit generates a fine dither clock.
    Type: Grant
    Filed: December 29, 2014
    Date of Patent: August 16, 2016
    Assignee: Texas Instruments Incorporated
    Inventors: Sreenath Narayanan Potty, Vivek Singhal, Sumanth Reddy Poddutur
  • Publication number: 20160191066
    Abstract: A clock dithering circuit that provides cancellation of digital noise spurs is disclosed. The clock dithering circuit includes a control unit that receives an input clock. An ICG (integrated clock gating) cell receives the input clock and receives an enable signal from the control unit. The ICG cell generates a gated clock. A coarse dither unit receives the gated clock and receives a coarse select signal from the control unit. The coarse dither unit generates a coarse dither clock. A fine dither unit receives the coarse dither clock and receives a fine select signal from the control unit. The fine dither unit generates a fine dither clock.
    Type: Application
    Filed: December 29, 2014
    Publication date: June 30, 2016
    Inventors: Sreenath Narayanan Potty, Vivek Singhal, Sumanth Reddy Poddutur
  • Patent number: 9239360
    Abstract: A circuit that facilitates faster diagnosis of plurality of logic circuits connected in a scan chain is provided. The circuit includes a first multiplexer that receives a scan data input. A flip-flop is coupled to an output of the first multiplexer and generates a scan pattern. An inverter generates an inverted feedback signal in response to the scan pattern. The inverted feedback signal is provided to the first multiplexer. A plurality of logic circuits is connected in a scan chain and generates a logic output in response to the scan pattern. A bypass multiplexer is coupled to the plurality of logic circuits. The bypass multiplexer generates a scan output in response to the logic output, the scan data input and a segment bypass input.
    Type: Grant
    Filed: January 28, 2014
    Date of Patent: January 19, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Rajesh Kumar Mittal, Charles Kurian, Sumanth Reddy Poddutur
  • Publication number: 20150212150
    Abstract: A circuit that facilitates faster diagnosis of plurality of logic circuits connected in a scan chain is provided. The circuit includes a first multiplexer that receives a scan data input. A flip-flop is coupled to an output of the first multiplexer and generates a scan pattern. An inverter generates an inverted feedback signal in response to the scan pattern. The inverted feedback signal is provided to the first multiplexer. A plurality of logic circuits is connected in a scan chain and generates a logic output in response to the scan pattern. A bypass multiplexer is coupled to the plurality of logic circuits. The bypass multiplexer generates a scan output in response to the logic output, the scan data input and a segment bypass input.
    Type: Application
    Filed: January 28, 2014
    Publication date: July 30, 2015
    Applicant: Texas Instruments Incorporated
    Inventors: Rajesh Kumar Mittal, Charles Kurian, Sumanth Reddy Poddutur
  • Patent number: 9053273
    Abstract: Apparatuses and methods for suppressing power supply noise harmonics are disclosed. A method includes selecting at least one flip-flop of a plurality of data paths of an integrated circuit based on a slack associated with the at least one flip-flop. The method also includes providing at least one delay circuit at an output of at least one flip-flop. The at least one delay circuit is configured to delay the output of the at least one flip-flop by a threshold clock cycle for managing current at a positive edge of a clock input and current at a negative edge of the clock input, thereby suppressing power supply noise harmonics of the integrated circuit.
    Type: Grant
    Filed: July 20, 2012
    Date of Patent: June 9, 2015
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sumanth Reddy Poddutur, Prakash Narayanan, Vivek Singhal
  • Patent number: 8740512
    Abstract: A tool bit providing a combined drill bit and milling bit is disclosed herein. The tool bit in one embodiment includes a working section having a longitudinally extending central axis, an O-flute extending along the working section, and a tooth formed at a tip portion of the working section, the tooth offset from the central axis.
    Type: Grant
    Filed: April 29, 2011
    Date of Patent: June 3, 2014
    Assignee: Robert Bosch GmbH
    Inventors: Krishna Sumanth Reddy Bomireddy, John Holba
  • Publication number: 20120062298
    Abstract: A circuit for mitigating hold closure. The circuit includes a flip-flop having a clock input and an output. The circuit also includes a multiplexer. The multiplexer includes a select input coupled to the clock input of the flip-flop. The multiplexer also includes a first data input coupled to the output of the flip-flop. Further, the multiplexer includes an output coupled to a second data input of the multiplexer.
    Type: Application
    Filed: September 15, 2010
    Publication date: March 15, 2012
    Applicant: Texas Instruments Incorporated
    Inventors: Sumanth Reddy PODDUTUR, Prakash Narayanan, Vivek Singhal
  • Publication number: 20110268517
    Abstract: A tool bit providing a combined drill bit and milling bit is disclosed herein. The tool bit in one embodiment includes a working section having a longitudinally extending central axis, an O-flute extending along the working section, and a tooth formed at a tip portion of the working section, the tooth offset from the central axis.
    Type: Application
    Filed: April 29, 2011
    Publication date: November 3, 2011
    Applicants: ROBERT BOSCH GMBH, ROBERT BOSCH TOOL CORPORATION
    Inventors: Krishna Sumanth Reddy Bomireddy, John Holba