Patents by Inventor Sumantra Seth

Sumantra Seth has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250086127
    Abstract: A system for data transmission includes a physical (PHY) layer which has a rate detection module which determines an adopted clock rate. The rate detection module provides a rate detection signal indicative of the adopted clock rate. The PHY layer includes a reference clock generator which has an input coupled to receive the rate detection signal and an output to provide a reference clock output. The PHY layer includes a PHY interface which has a first input coupled to receive the reference clock output, a data input and a data output. The PHY interface receives data from a MAC interface at the data input and transmits data to the MAC interface through the data output responsive to the reference clock output.
    Type: Application
    Filed: November 25, 2024
    Publication date: March 13, 2025
    Inventors: Geet Govind Modi, Sumantra Seth, Subhashish Mukherjee
  • Patent number: 12189549
    Abstract: A system for data transmission includes a physical (PHY) layer which has a rate detection module which determines an adopted clock rate. The rate detection module provides a rate detection signal indicative of the adopted clock rate. The PHY layer includes a reference clock generator which has an input coupled to receive the rate detection signal and an output to provide a reference clock output. The PHY layer includes a PHY interface which has a first input coupled to receive the reference clock output, a data input and a data output. The PHY interface receives data from a MAC interface at the data input and transmits data to the MAC interface through the data output responsive to the reference clock output.
    Type: Grant
    Filed: March 27, 2023
    Date of Patent: January 7, 2025
    Assignee: Texas Instruments Incorporated
    Inventors: Geet Govind Modi, Sumantra Seth, Subhashish Mukherjee
  • Patent number: 12136918
    Abstract: A driver system includes a non-inverting system input, an inverting system input, a non-inverting system output and an inverting system output. The driver system includes a line driver which includes a non-inverting driver input coupled to the non-inverting system input and includes an inverting driver input coupled to the inverting system input. The line driver includes an inverting driver output and a non-inverting driver output. The driver system includes a first termination resistor coupled between the non-inverting driver output and the non-inverting system output and includes a second termination resistor coupled between the inverting driver output and the inverting system output. The driver system includes a first amplifier stage coupled to the line driver and includes a second amplifier stage coupled to the line driver.
    Type: Grant
    Filed: July 25, 2022
    Date of Patent: November 5, 2024
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Srijan Rastogi, Sumantra Seth, Baher Haroun
  • Publication number: 20240297642
    Abstract: Methods, apparatus, systems, and articles of manufacture are disclosed corresponding to current limit circuitry with controlled current variation. An example circuit includes a voltage regulator configured to control a first transistor to regulate a supply voltage to a regulated voltage; and current limit circuitry configured to enable a second transistor to lower an output current when a voltage at a control terminal of the first transistor satisfies a threshold.
    Type: Application
    Filed: July 31, 2023
    Publication date: September 5, 2024
    Inventors: Trilok Kamagond, Sumantra Seth
  • Publication number: 20240288893
    Abstract: Methods, apparatus, systems, and articles of manufacture are described corresponding to a voltage regulator with frequency compensation. An example circuit includes a gain stage having a first input terminal, a second input terminal, and an output terminal; a transistor having a first current terminal, a second current terminal, and a control terminal, the first current terminal of the transistor coupled to a supply voltage terminal, the second current terminal of the transistor structured to be coupled to the second input terminal of the gain stage, and the control terminal of the transistor coupled to the output terminal of the gain stage; and regulator compensation circuitry having a first terminal and a second terminal, the first terminal of the regulator compensation circuitry coupled to the output terminal of the first gain stage, the second terminal of the regulator compensation circuitry coupled to the second input terminal of the gain stage.
    Type: Application
    Filed: July 31, 2023
    Publication date: August 29, 2024
    Inventors: Trilok Kamagond, Sumantra Seth, Srinivas Theertham
  • Publication number: 20240235480
    Abstract: A driver includes an operational amplifier which includes a first amplifier input coupled to a first driver input, a second amplifier input coupled to a second driver input, a first amplifier output, a second amplifier output, a third amplifier output and a fourth amplifier output. The first amplifier output is coupled to the first driver output and the third amplifier output is coupled to the second driver output in a voltage-mode operation. The second amplifier output is coupled to the first driver output and the fourth amplifier output is coupled to the second driver output in a current-mode operation.
    Type: Application
    Filed: October 24, 2022
    Publication date: July 11, 2024
    Inventors: Srikanth Manian, Sumantra Seth, Trilok Kamagond
  • Publication number: 20240136977
    Abstract: A driver includes an operational amplifier which includes a first amplifier input coupled to a first driver input, a second amplifier input coupled to a second driver input, a first amplifier output, a second amplifier output, a third amplifier output and a fourth amplifier output. The first amplifier output is coupled to the first driver output and the third amplifier output is coupled to the second driver output in a voltage-mode operation. The second amplifier output is coupled to the first driver output and the fourth amplifier output is coupled to the second driver output in a current-mode operation.
    Type: Application
    Filed: October 23, 2022
    Publication date: April 25, 2024
    Inventors: Srikanth Manian, Sumantra Seth, Trilok Kamagond
  • Publication number: 20240030900
    Abstract: A driver system includes a non-inverting system input, an inverting system input, a non-inverting system output and an inverting system output. The driver system includes a line driver which includes a non-inverting driver input coupled to the non-inverting system input and includes an inverting driver input coupled to the inverting system input. The line driver includes an inverting driver output and a non-inverting driver output. The driver system includes a first termination resistor coupled between the non-inverting driver output and the non-inverting system output and includes a second termination resistor coupled between the inverting driver output and the inverting system output. The driver system includes a first amplifier stage coupled to the line driver and includes a second amplifier stage coupled to the line driver.
    Type: Application
    Filed: July 25, 2022
    Publication date: January 25, 2024
    Inventors: Srijan Rastogi, Sumantra Seth, Baher Haroun
  • Publication number: 20230417529
    Abstract: An example first device includes: processor circuitry configured to establish a cable communication; analog to digital converter circuitry configured to sample cable voltages over time; echo estimator circuitry configured to determine a plurality of echo coefficients corresponding to the plurality of voltages; and physical length estimator circuitry configured to: identify a first echo coefficient in the echo coefficients that satisfies a static threshold, the first echo coefficient corresponding to a near end echo; identify a second echo coefficient in the echo coefficients that satisfies a dynamic threshold, the second echo coefficient corresponding to a far end echo; and estimate the length of a cable for the cable communication based on the first echo coefficient and the second echo coefficient.
    Type: Application
    Filed: November 30, 2022
    Publication date: December 28, 2023
    Inventors: Raghu Ganesan, Rallabandi Annapurna, Sucheth S. Kuncham, Saravanakkumar Radhakrishnan, Sumantra Seth, Geet Modi
  • Publication number: 20230229607
    Abstract: A system for data transmission includes a physical (PHY) layer which has a rate detection module which determines an adopted clock rate. The rate detection module provides a rate detection signal indicative of the adopted clock rate. The PHY layer includes a reference clock generator which has an input coupled to receive the rate detection signal and an output to provide a reference clock output. The PHY layer includes a PHY interface which has a first input coupled to receive the reference clock output, a data input and a data output. The PHY interface receives data from a MAC interface at the data input and transmits data to the MAC interface through the data output responsive to the reference clock output.
    Type: Application
    Filed: March 27, 2023
    Publication date: July 20, 2023
    Inventors: Geet Govind Modi, Sumantra Seth, Subhashish Mukherjee
  • Patent number: 11695539
    Abstract: A physical layer transceiver and a network node including the transceiver. The transceiver includes a media independent interface, a converter circuit block comprising circuitry configured to convert digital signals to analog signals for transmission over a network communications medium and convert analog signals received over the medium to digital signals, and one or more processing blocks configured to process digital data communicated between the media independent interface and the converter circuit block according to a network protocol. Management and control circuitry including power management circuitry and reset circuitry are provided. The transceiver further includes at least one single event effect (SEE) monitor, such as an ambience monitor, a configuration register monitor, a state machine monitor, or a phase locked loop (PLL) lock monitor, configured to detect and respond to an SEE event in the transceiver.
    Type: Grant
    Filed: January 28, 2022
    Date of Patent: July 4, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Geet Govind Modi, Sumantra Seth, Vikram Sharma, Shankar Ramakrishnan, Raghu Ganesan
  • Patent number: 11637529
    Abstract: An integrated circuit includes an inverter, first and second capacitors, a resistor, and a transistor. The inverter has an input and an output. The first capacitor is coupled to a ground. The transistor has a first transistor terminal, a second transistor terminal, and a control input. The first transistor terminal is coupled to the first capacitor and the second transistor terminal is coupled to the input of the inverter. The second capacitor is coupled between the output of the inverter and the ground. The resistor is coupled between the output of the inverter and the first transistor terminal.
    Type: Grant
    Filed: October 6, 2021
    Date of Patent: April 25, 2023
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sumantra Seth, Isha Khandelwal, Rama Santosh Neelim Kumar Kattamuri
  • Patent number: 11615040
    Abstract: A system for data transmission includes a physical (PHY) layer which has a rate detection module which determines an adopted clock rate. The rate detection module provides a rate detection signal indicative of the adopted clock rate. The PHY layer includes a reference clock generator which has an input coupled to receive the rate detection signal and an output to provide a reference clock output. The PHY layer includes a PHY interface which has a first input coupled to receive the reference clock output, a data input and a data output. The PHY interface receives data from a MAC interface at the data input and transmits data to the MAC interface through the data output responsive to the reference clock output.
    Type: Grant
    Filed: July 30, 2021
    Date of Patent: March 28, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Geet Govind Modi, Sumantra Seth, Subhashish Mukherjee
  • Publication number: 20230035848
    Abstract: A system for data transmission includes a physical (PHY) layer which has a rate detection module which determines an adopted clock rate. The rate detection module provides a rate detection signal indicative of the adopted clock rate. The PHY layer includes a reference clock generator which has an input coupled to receive the rate detection signal and an output to provide a reference clock output. The PHY layer includes a PHY interface which has a first input coupled to receive the reference clock output, a data input and a data output. The PHY interface receives data from a MAC interface at the data input and transmits data to the MAC interface through the data output responsive to the reference clock output.
    Type: Application
    Filed: July 30, 2021
    Publication date: February 2, 2023
    Inventors: Geet Govind Modi, Sumantra Seth, Subhashish Mukherjee
  • Patent number: 11374601
    Abstract: A receiver circuit includes an interleaved ADC, a first delay circuit, a second delay circuit, a first processing channel, a second processing channel, and an interleaving ADC timing error detector circuit. The interleaved ADC includes a first ADC and a second ADC in parallel. The first delay circuit delays a first clock signal provided to the first ADC. The second delay circuit delays a second clock signal provided to the second ADC. The first processing channel processes data samples provided by the first ADC, and includes a first slicer. The second processing channel processes data samples provided by the second ADC, and includes a second slicer. The interleaving ADC timing error detector circuit controls delay of the first delay circuit and the second delay circuit based on an output signal of the first slicer, and an output signal or an input signal of the second slicer.
    Type: Grant
    Filed: March 12, 2021
    Date of Patent: June 28, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Raghu Ganesan, Saravanakkumar Radhakrishnan, Kalpesh Laxmanbhai Rajai, Soumyajit Roul, Sumantra Seth
  • Patent number: 11353943
    Abstract: A wakeup circuit includes an energy detection circuit and a wakeup signal generation circuit coupled to the energy detection circuit. The energy detection circuit is configured to, in response to receiving an input signal, generate a detect signal that is proportional to the input signal. The energy detection circuit is powered by the input signal. The wakeup signal generation circuit is configured to, in response to receiving the detect signal, generate a wakeup signal.
    Type: Grant
    Filed: February 25, 2020
    Date of Patent: June 7, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Anurag Arora, Vikram Sharma, Sumantra Seth
  • Patent number: 11296501
    Abstract: As an example, a circuit is provided. The circuit includes an ESD (electrostatic discharge) clamping circuit with a control signal controlling clamping operations of the ESD clamping circuit. The circuit further includes a counter coupled to the control signal of the ESD clamping circuit. The counter produces a set of output signals responsive to the control signal. The circuit also includes a communications interface for coupling to the set of output signals of the counter. The communications interface also couples to communications circuitry external to the circuit.
    Type: Grant
    Filed: June 24, 2020
    Date of Patent: April 5, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Alan Erik Segervall, Ross Anthony Pimentel, Sumantra Seth
  • Patent number: 11283408
    Abstract: Described examples include Ethernet physical layer (PHY) interface integrated circuits with transmit interface circuitry for transmitting data to an Ethernet network through a magnetic interface, which includes a voltage mode first amplifier with an output that generates a first voltage signal from a supply voltage according to a data input signal. The transmit interface circuit also includes a feedforward second amplifier circuit with an output stage that operates in a first mode to generate a current signal from the supply voltage according to the first voltage signal and to provide the current signal to the first amplifier output to boost a peak voltage at the output above the supply voltage to facilitate support for higher peak signal voltage swings for 10Base-T applications while using 2.5 volt or other low voltage supply levels.
    Type: Grant
    Filed: December 19, 2018
    Date of Patent: March 22, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sumantra Seth, Ashwin Ramachandran, Gururaj Ghorpade
  • Publication number: 20220029585
    Abstract: An integrated circuit includes an inverter, first and second capacitors, a resistor, and a transistor. The inverter has an input and an output. The first capacitor is coupled to a ground. The transistor has a first transistor terminal, a second transistor terminal, and a control input. The first transistor terminal is coupled to the first capacitor and the second transistor terminal is coupled to the input of the inverter. The second capacitor is coupled between the output of the inverter and the ground. The resistor is coupled between the output of the inverter and the first transistor terminal.
    Type: Application
    Filed: October 6, 2021
    Publication date: January 27, 2022
    Inventors: Sumantra SETH, Isha KHANDELWAL, Rama Santosh Neelim Kumar KATTAMURI
  • Patent number: 11171603
    Abstract: An integrated circuit includes an inverter, first and second capacitors, a resistor, and a transistor. The inverter has an input and an output. The first capacitor is coupled to a ground. The transistor has a first transistor terminal, a second transistor terminal, and a control input. The first transistor terminal is coupled to the first capacitor and the second transistor terminal is coupled to the input of the inverter. The second capacitor is coupled between the output of the inverter and the ground. The resistor is coupled between the output of the inverter and the first transistor terminal.
    Type: Grant
    Filed: October 20, 2020
    Date of Patent: November 9, 2021
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sumantra Seth, Isha Khandelwal, Rama Santosh Neelim Kumar Kattamuri