Patents by Inventor Sumitaka Hibino

Sumitaka Hibino has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7013414
    Abstract: Method and system for shortening the time needed to test a semiconductor device having a plurality of memory circuits. The semiconductor device includes an address decoder for selecting a plurality of memory circuits and causing the memory circuits to perform a read/write operation. A comparator receives plural pieces of read data read from the plurality of memory circuits and compares the plural pieces of read data with one another. A processing unit compares one of the plural pieces of read data with write data. Using the comparison results of the comparator and the processing unit shorten the time needed to test the plurality of memory circuits.
    Type: Grant
    Filed: December 27, 2001
    Date of Patent: March 14, 2006
    Assignee: Fujitsu Limited
    Inventors: Masayuki Takeshige, Sumitaka Hibino, Kenji Yamada
  • Patent number: 6502179
    Abstract: A processor for performing calculations based on an instruction code, the number of bits of which is not an integer multiple of a byte. The instruction code is divided into higher order bits and lower order bits. The number of the lower order bits is an integer multiple of one byte. A memory stores the lower order bits in a lower order bit storage section and the higher order bits in a higher order bit storage section. The lower order bits and the corresponding higher order bits are read from the memory in the same cycle when generating the instruction code.
    Type: Grant
    Filed: January 25, 2001
    Date of Patent: December 31, 2002
    Assignee: Fujitsu Limited
    Inventors: Teruyoshi Kondo, Masayuki Takeshige, Sumitaka Hibino, Hayato Isobe, Yukisato Miyazaki, Kunihiro Ohara, Kazuya Taniguchi, Hiroshi Naritomi
  • Publication number: 20020188900
    Abstract: Method and system for shorten time needed to test a semiconductor device having a plurality of memory circuits. The semiconductor device includes an address decoder for selecting a plurality of memory circuits and causing the memory circuits to perform a read/write operation. A comparator receives plural pieces of read data read from the plurality of memory circuits and compares the plural pieces of read data with one another. A processing unit compares one of the plural pieces of read data with write data. Using the comparison results of the comparator and the processing unit shorten the time needed to test the plurality of memory circuits.
    Type: Application
    Filed: December 27, 2001
    Publication date: December 12, 2002
    Applicant: Fujitsu Limited
    Inventors: Masayuki Takeshige, Sumitaka Hibino, Kenji Yamada
  • Publication number: 20020023205
    Abstract: A processor for performing calculations based on an instruction code, the number of bits of which is not an integer multiple of a byte. The instruction code is divided into higher order bits and lower order bits. The number of the lower order bits is an integer multiple of one byte. A memory stores the lower order bits in a lower order bit storage section and the higher order bits in a higher order bit storage section. The lower order bits and the corresponding higher order bits are read from the memory in the same cycle when generating the instruction code.
    Type: Application
    Filed: January 25, 2001
    Publication date: February 21, 2002
    Inventors: Teruyoshi Kondo, Masayuki Takeshige, Sumitaka Hibino, Hayato Isobe, Yukisato Miyazaki, Kunihiro Ohara, Kazuya Taniguchi, Hiroshi Naritomi
  • Publication number: 20020015054
    Abstract: A graphics displaying method and apparatus having an improved operability with respect to the zooming function or panning function of graphics data is described. In one embodiment, a graphics displaying method for displaying a graphical image on a screen of a computer system using a plurality of graphics display functions, includes the operations of: recognizing positions of a start point and an end point on the screen that have been designated by an operator; selecting one of the plurality of graphics display functions based on the positions of the start point and the end point; and executing the selected graphics display function to display the graphical image on the screen.
    Type: Application
    Filed: February 14, 1997
    Publication date: February 7, 2002
    Inventor: SUMITAKA HIBINO