Patents by Inventor Sun-Il Yu

Sun-Il Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6569746
    Abstract: Disclosed is a capacitor of semiconductor integrated circuit and a method for fabricating the same by which characteristic of a capacitor and bit resolution can be improved to thereby obtain an improved analog device of high accuracy. The capacitor of semiconductor integrated circuit includes a conductive lower electrode formed on a predetermined portion of an insulating substrate, an insulating layer formed on the insulating substrate including the conductive lower electrode and provided with a via hole so that the surface of the lower electrode is exposed in its predetermined portion, a dielectric layer formed on the insulating layer and in the via hole, and an conductive upper electrode formed on the predetermined portion of the dielectric layer including the via hole to have a piled structure such as “conductive plug/conductive layer pattern”.
    Type: Grant
    Filed: December 8, 2000
    Date of Patent: May 27, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyae-Ryoung Lee, Sun-Il Yu, Dong-Woo Kim
  • Publication number: 20010002722
    Abstract: Disclosed is a capacitor of semiconductor integrated circuit and a method for fabricating the same by which characteristic of a capacitor and bit resolution can be improved to thereby obtain an improved analogue device of high accuracy. The capacitor of semiconductor integrated circuit includes a conductive lower electrode formed on a predetermined portion of an insulating substrate, an insulating layer formed on the insulating substrate including the conductive lower electrode and provided with a via hole so that the surface of the lower electrode is exposed in its predetermined portion, a dielectric layer formed on the insulating layer and in the via hole, and an conductive upper electrode formed on the predetermined portion of the dielectric layer including the via hole to have a piled structure such as “conductive plug/conductive layer pattern”.
    Type: Application
    Filed: December 8, 2000
    Publication date: June 7, 2001
    Inventors: Hyae-Ryoung Lee, Sun-Il Yu, Dong-Woo Kim
  • Patent number: 6184551
    Abstract: Disclosed is a capacitor of semiconductor integrated circuit and a method for fabricating the same by which characteristic of a capacitor and bit resolution can be improved to thereby obtain an improved analogue device of high accuracy. The capacitor of semiconductor integrated circuit includes a conductive lower electrode formed on a predetermined portion of an insulating substrate, an insulating layer formed on the insulating substrate including the conductive lower electrode and provided with a via hole so that the surface of the lower electrode is exposed in its predetermined portion, a dielectric layer formed on the insulating layer and in the via hole, and an conductive upper electrode formed on the predetermined portion of the dielectric layer including the via hole to have a piled structure such as “conductive plug/conductive layer pattern”.
    Type: Grant
    Filed: October 22, 1998
    Date of Patent: February 6, 2001
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Hyae-Ryoung Lee, Sun-Il Yu, Dong-Woo Kim
  • Patent number: 6130457
    Abstract: Methods of forming semiconductor-on-insulator substrates include the steps of forming a underlying semiconductor layer to electrically interconnect a plurality of SOI active regions and thereby prevent one or more of the active regions from "floating" relative to the other active regions. The reduction of floating body effects (FBE) improves the I-V characteristics of SOI devices including SOI MOSFETs. A method is provided which includes the steps of forming a second electrically insulating layer having a plurality of first openings therein, on a first face of a first semiconductor substrate. A first semiconductor layer is then formed on the second electrically insulating layer so that direct electrical connections are made between the first semiconductor layer and the first semiconductor substrate. A first electrically insulating layer is then formed on the first semiconductor layer. This first electrically insulating layer is then planarized and bonded to a second semiconductor substrate.
    Type: Grant
    Filed: November 13, 1998
    Date of Patent: October 10, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sun-il Yu, Woo-tag Kang
  • Patent number: 5877046
    Abstract: Methods of forming semiconductor-on-insulator substrates include the steps of forming a underlying semiconductor layer to electrically interconnect a plurality of SOI active regions and thereby prevent one or more of the active regions from "floating" relative to the other active regions. The reduction of floating body effects (FBE) improves the I-V characteristics of SOI devices including SOI MOSFETs. A method is provided which includes the steps of forming a second electrically insulating layer having a plurality of first openings therein, on a first face of a first semiconductor substrate. A first semiconductor layer is then formed on the second electrically insulating layer so that direct electrical connections are made between the first semiconductor layer and the first semiconductor substrate. A first electrically insulating layer is then formed on the first semiconductor layer. This first electrically insulating layer is then planarized and bonded to a second semiconductor substrate.
    Type: Grant
    Filed: April 9, 1997
    Date of Patent: March 2, 1999
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sun-il Yu, Woo-tag Kang
  • Patent number: D329232
    Type: Grant
    Filed: June 27, 1990
    Date of Patent: September 8, 1992
    Assignee: Goldstar Co., Ltd.
    Inventor: Sun Il Yu