Patents by Inventor Sung-Bu Jun

Sung-Bu Jun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5846863
    Abstract: A semiconductor memory device and a method for manufacturing the same are disclosed. The device includes a plurality of active regions repeatedly formed extending in parallel to each other, a device isolation region, a plurality of first gate electrodes repeatedly arranged being perpendicular to the active region and device isolation region, a source/drain region formed by being self-aligned ion-implanted into the first gate electrode, active region, and device isolation region, and a second gate electrode located between the first gate electrodes, extending in parallel to the first gate electrode, sharing the source/drain with the first gate electrode, and using the device isolation region as a channel. Thus, cell integration can be enhanced, and high speed operation and excellent yields can be easily ensured.
    Type: Grant
    Filed: January 8, 1997
    Date of Patent: December 8, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woon-kyung Lee, Sung-bu Jun
  • Patent number: 5751045
    Abstract: In a NAND type non-volatile memory device, an ion-implanting region is formed only in the source/drain region (or only in the drain region) of a depletion-type transistor for string selection, so that its junction depth is greater than that of the other transistors, to thereby improve the current-driving capability of each memory element.
    Type: Grant
    Filed: February 21, 1996
    Date of Patent: May 12, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-dal Choi, Sung-bu Jun, Byeung-chul Kim
  • Patent number: 5721698
    Abstract: A semiconductor memory device and a method for manufacturing the same are disclosed. The device includes a plurality of active regions repeatedly formed extending in parallel to each other, a device isolation region, a plurality of first gate electrodes repeatedly arranged being perpendicular to the active region and device isolation region, a source/drain region formed by being self-aligned ion-implanted into the first gate electrode, active region, and device isolation region, and a second gate electrode located between the first gate electrodes, extending in parallel to the first gate electrode, sharing the source/drain with the first gate electrode, and using the device isolation region as a channel. Thus, cell integration can be enhanced, and high speed operation and excellent yields can be easily ensured.
    Type: Grant
    Filed: February 23, 1996
    Date of Patent: February 24, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woon-kyung Lee, Sung-bu Jun
  • Patent number: 5650956
    Abstract: A current amplification type mask-ROM having a bipolar junction transistor. The current amplification type mask-ROM includes a collector grounding part disposed in each of the plurality of bipolar junction transistors one by one, and a ground line for connecting the collector grounding part to a cell grounding part formed in one end of a cell array.
    Type: Grant
    Filed: August 11, 1995
    Date of Patent: July 22, 1997
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Dal Choi, Sung-Bu Jun, Byeung-Chul Kim
  • Patent number: 5404030
    Abstract: An improved static random access memory device of the CMOS load memory cell type for storing one-bit information is capable of 4M bit or greater memory capacity. Each memory cell includes two transfer transistors, two driving transistors, and two load transistor elements. Each load transistor element is a PMOS thin film transistor and comprises a source formed of first and second conductive layers and connected to a constant power source line, and a drain also formed of the first and second conductive layers and connected to the drain of a corresponding one of the driving transistors. A channel region of each load transistor element is composed only along the region defined by the second conductive layer and a respective gate is formed of a third conductive layer which is separated from the channel region by a gate insulating layer.
    Type: Grant
    Filed: November 30, 1992
    Date of Patent: April 4, 1995
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jhang-Rae Kim, Sung-Bu Jun