Patents by Inventor Sung Ho Hyun

Sung Ho Hyun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10741529
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Grant
    Filed: December 31, 2018
    Date of Patent: August 11, 2020
    Assignee: SK hynix, Inc.
    Inventors: Won Duck Jung, Sung Ho Hyun, Ju Il Eom
  • Publication number: 20190139940
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Application
    Filed: December 31, 2018
    Publication date: May 9, 2019
    Applicant: SK hynix Inc.
    Inventors: Won Duck JUNG, Sung Ho HYUN, Ju Il EOM
  • Patent number: 10224314
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Grant
    Filed: September 29, 2016
    Date of Patent: March 5, 2019
    Assignee: SK hynix Inc.
    Inventors: Won Duck Jung, Sung Ho Hyun, Ju Il Eom
  • Publication number: 20170309600
    Abstract: A planar dual die package includes a package substrate and first and second semiconductor dice disposed side by side on a first surface of the package substrate. Outer connectors are disposed on a second surface of the package substrate, and the second surface of the package substrate includes a command/address ball region and a data ball region. Each of the first and second semiconductor dice includes die pads disposed in a command/address pad region corresponding to the command/address ball region and in a data pad region corresponding to the data ball region. Each of the first and second semiconductor dice are disposed on the package substrate so that a first direction from the command/address ball region toward the data ball region coincides with a second direction from the command/address pad region toward the data pad region.
    Type: Application
    Filed: September 29, 2016
    Publication date: October 26, 2017
    Inventors: Won Duck JUNG, Sung Ho HYUN, Ju Il EOM
  • Patent number: 8829689
    Abstract: A module substrate may include a substrate body on which a plurality of chip mounting regions having connection pads are defined. Repair structures may be respectively formed, or placed, in the chip mounting regions. Each repair structure includes conductive layer patterns formed over the connection pads in each chip mounting region, an insulation layer pattern formed over the substrate body in each chip mounting region in such a way as to expose the conductive layer patterns, plastic conductive members formed between the connection pads and the conductive layer patterns, and a plastic insulation member formed between the substrate body and the insulation layer pattern in each chip mounting region.
    Type: Grant
    Filed: December 29, 2010
    Date of Patent: September 9, 2014
    Assignee: SK Hynix Inc.
    Inventors: Ki Young Kim, Sung Ho Hyun, Myung Gun Park, Jin Ho Bae
  • Patent number: 8823183
    Abstract: A bump for a semiconductor package includes: a first bump formed on a semiconductor chip and having at least two land parts and a connection part which connects the land parts and has a line width smaller than the land parts; and a second bump formed on the first bump and projecting on the land parts of the first bump in shapes of a hemisphere.
    Type: Grant
    Filed: December 29, 2010
    Date of Patent: September 2, 2014
    Assignee: SK Hynix Inc.
    Inventors: Ki Young Kim, Qwan Ho Chung, Sung Ho Hyun, Myung Gun Park, Jin Ho Bae
  • Patent number: 8399998
    Abstract: A semiconductor package includes a semiconductor chip having a first surface, a second surface located opposite the first surface, and side surfaces connecting the first and second surfaces. The semiconductor chip includes bonding pads disposed on the first surface and having a molding member formed to cover the first surface of the semiconductor chip. The molding member is formed so as to expose the side surfaces of the semiconductor chip. The semiconductor chip also includes bonding members having first ends electrically connected to the respective bonding pads and second ends that are connected to and opposite the first ends. The second ends are exposed from side surfaces of the molding member after passing through the molding member so as to allow various electrical connections.
    Type: Grant
    Filed: October 23, 2009
    Date of Patent: March 19, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Ki Young Kim, Sung Ho Hyun, Myung Geun Park, Woong Sun Lee
  • Publication number: 20120112342
    Abstract: A semiconductor device includes a first structural body having a first surface and a second surface which faces away from the first surface, and formed with first electrode pads on the first surface, a stress buffer layer formed on the first electrode pads and the first surface of the first structural body, and having a plurality of holes which expose the first electrode pads, and a plurality of bumps formed to be electrically connected with the first electrode pads through the plurality of holes, wherein the plurality of bumps include first bumps which are filled in corresponding holes of the plurality of holes and second bumps which are formed on the first bumps and the stress buffer layer and are disposed over the first electrode pads and portions of the first surface outside the first electrode pads.
    Type: Application
    Filed: September 23, 2011
    Publication date: May 10, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Sung Ho HYUN, Qwan Ho CHUNG, Myung Gun PARK
  • Publication number: 20120091584
    Abstract: A bump for a semiconductor package includes: a first bump formed on a semiconductor chip and having at least two land parts and a connection part which connects the land parts and has a line width smaller than the land parts; and a second bump formed on the first bump and projecting on the land parts of the first bump in shapes of a hemisphere.
    Type: Application
    Filed: December 29, 2010
    Publication date: April 19, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Ki Young KIM, Qwan Ho CHUNG, Sung Ho HYUN, Myung Gun PARK, Jin Ho BAE
  • Publication number: 20110309529
    Abstract: A module substrate may include a substrate body on which a plurality of chip mounting regions having connection pads are defined. Repair structures may be respectively formed, or placed, in the chip mounting regions. Each repair structure includes conductive layer patterns formed over the connection pads in each chip mounting region, an insulation layer pattern formed over the substrate body in each chip mounting region in such a way as to expose the conductive layer patterns, plastic conductive members formed between the connection pads and the conductive layer patterns, and a plastic insulation member formed between the substrate body and the insulation layer pattern in each chip mounting region.
    Type: Application
    Filed: December 29, 2010
    Publication date: December 22, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Ki Young KIM, Sung Ho HYUN, Myung Geon PARK, Jin Ho BAE
  • Publication number: 20110031604
    Abstract: A semiconductor package includes a semiconductor chip having a first surface, a second surface located opposite the first surface, and side surfaces connecting the first and second surfaces. The semiconductor chip includes bonding pads disposed on the first surface and having a molding member formed to cover the first surface of the semiconductor chip. The molding member is formed so as to expose the side surfaces of the semiconductor chip. The semiconductor chip also includes bonding members having first ends electrically connected to the respective bonding pads and second ends that are connected to and opposite the first ends. The second ends are exposed from side surfaces of the molding member after passing through the molding member so as to allow various electrical connections.
    Type: Application
    Filed: October 23, 2009
    Publication date: February 10, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Ki Young KIM, Sung Ho HYUN, Myung Geun PARK, Woong Sun LEE
  • Patent number: 7800201
    Abstract: A thinned wafer having stress dispersion parts that make the wafer resistant to warpage and a method for manufacturing a semiconductor package using the same is described. The wafer includes a wafer body having a semiconductor chip forming zone and a peripheral zone located around the semiconductor chip forming zone; and the stress dispersion parts are located in the peripheral zone so as to disperse stress induced in the peripheral zone and the semiconductor chip forming zone.
    Type: Grant
    Filed: March 6, 2008
    Date of Patent: September 21, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Sung Ho Hyun
  • Publication number: 20090001520
    Abstract: A thinned wafer having stress dispersion parts that make the wafer resistant to warpage and a method for manufacturing a semiconductor package using the same is described. The wafer includes a wafer body having a semiconductor chip forming zone and a peripheral zone located around the semiconductor chip forming zone; and the stress dispersion parts are located in the peripheral zone so as to disperse stress induced in the peripheral zone and the semiconductor chip forming zone.
    Type: Application
    Filed: March 6, 2008
    Publication date: January 1, 2009
    Inventor: Sung Ho Hyun