Patents by Inventor Sung Ho Kwak

Sung Ho Kwak has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7550798
    Abstract: Provided is a CMOS image sensor and method for manufacturing the same. The CMOS image sensor includes a semiconductor substrate, a gate electrode formed on the semiconductor substrate, a conductive diffusion region formed in a photodiode area of the semiconductor substrate, a floating diffusion region formed in a transistor region of the semiconductor substrate, and an oxide region formed in the semiconductor substrate below the floating diffusion region.
    Type: Grant
    Filed: October 11, 2006
    Date of Patent: June 23, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Sung Ho Kwak
  • Patent number: 7537992
    Abstract: A flash memory device incorporating: a semiconductor substrate having an active region and a field region defined therein; a device isolation layer formed in the field region of the substrate; a floating gate having an edge portion overlapping the device isolation layer, the overlapped portion being etched back a depth about equal to a height of a protruding portion of the device isolation layer, the floating gate having a tunneling oxide layer interposed in the active region of the semiconductor substrate; and a gate insulation layer and a control gate sequentially formed on the floating gate.
    Type: Grant
    Filed: June 16, 2006
    Date of Patent: May 26, 2009
    Assignee: Dongbu Electronics, Co., Ltd.
    Inventor: Sung Ho Kwak
  • Patent number: 7501679
    Abstract: A flash memory device includes a floating gate formed with a byproduct, such as a polymer, generated in an etching process. The flash memory device is configured to minimize the unstableness often caused by a floating gate that includes direct contact between polymer and polysilicon. Formation of the floating gate includes forming a tunneling oxide layer, a conductive layer and an insulating layer on a semiconductor substrate. Portions of the insulating layer are removed using a photoresist pattern defining a floating gate area as a mask. Thermal oxide layers are formed on a surface of the conductive layer from which the insulating layer was removed. Polymer materials are included on sides of the respective photoresist pattern and insulating layer. A floating gate is formed by selectively removing portions of the thermal oxide layer and the conductive layer using the photoresist and the polymer materials as a mask.
    Type: Grant
    Filed: January 12, 2007
    Date of Patent: March 10, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Sung Ho Kwak
  • Publication number: 20090057824
    Abstract: An inductor of a semiconductor device and a method for manufacturing the same are disclosed. The inductor has a spiral structure, and includes a semiconductor substrate formed with a sub-structure. At least one metal line layer may be formed over the semiconductor substrate. At least one inductor line layer may be formed over the metal line layer. A space layer may be formed between the inductor line layer and the semiconductor substrate.
    Type: Application
    Filed: August 27, 2008
    Publication date: March 5, 2009
    Inventor: Sung-Ho Kwak
  • Publication number: 20090051005
    Abstract: A method of fabricating an inductor in a semiconductor device is disclosed. Embodiments include forming a first metal wire in a trench formed by etching a layer of a semiconductor substrate, forming an insulating layer over the substrate including the first metal wire, forming a via hole by etching the insulating layer to expose a portion of the first metal wire, forming a plated layer by electroplating to partially fill the via hole with the plated layer, and forming a second metal wire over the insulating layer including the plated layer.
    Type: Application
    Filed: August 7, 2008
    Publication date: February 26, 2009
    Inventor: Sung-Ho Kwak
  • Patent number: 7429518
    Abstract: A shallow trench isolation well is formed to be very thin in a highly integrated semiconductor device. When critical dimension (CD) is small, it is difficult to reduce the width of the photosensitive layer pattern for forming a trench to no more than a predetermined value due to limitations on the photolithography process.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: September 30, 2008
    Assignee: Dongbu Hitek Co., Ltd.
    Inventor: Sung Ho Kwak
  • Publication number: 20080128856
    Abstract: A semiconductor device having a metal-insulator-metal (MIM) capacitor is provided and can include a lower line formed in a semiconductor substrate; a first interlayer insulating layer formed over the semiconductor substrate, the first interlayer insulating layer having a first conductor and a second conductor electrically connected to the lower line; a second interlayer insulating layer formed over the first interlayer insulating layer, the second interlayer insulating layer including a first via hole and a second via hole connected to the first conductor and the second conductor, respectively; a lower electrode line formed in the first via hole, the lower electrode including a first barrier metal layer, a second barrier metal layer, a second copper seed layer, and a copper layer; and a capacitor formed in the second via hole, the capacitor including the first barrier metal layer, a dielectric layer, the second barrier metal layer and the second copper seed layer.
    Type: Application
    Filed: November 23, 2007
    Publication date: June 5, 2008
    Inventor: Sung-Ho Kwak
  • Patent number: 7294908
    Abstract: A gate pattern having a critical dimension after an etching process of 60-70nm may be formed using an ArF photoresist as an etching mask by a method including sequentially forming a gate oxide layer, a gate electrode layer, an anti-reflection coating layer, and an ArF photoresist layer on a semiconductor wafer; forming a photoresist pattern by exposing and developing the ArF photoresist layer; etching the anti-reflection coating layer using the photoresist pattern as an etching mask; removing an oxide layer formed during etching of the anti-reflection coating layer; etching the gate electrode layer; and over-etching a remaining gate electrode layer.
    Type: Grant
    Filed: December 2, 2005
    Date of Patent: November 13, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventors: Jeong-Yel Jang, Sung-Ho Kwak
  • Publication number: 20070155078
    Abstract: A semiconductor device including at least one of: lightly doped drain regions over a semiconductor substrate; a gate insulating layer over a semiconductor substrate between lightly doped drain regions; and/or a gate formed at an upper side of a gate insulating layer. A lower width of a gate may be less than an interval between lightly doped drain regions. An upper width of a gate may be greater than an interval between lightly doped drain regions.
    Type: Application
    Filed: December 21, 2006
    Publication date: July 5, 2007
    Inventors: Sung Ho Kwak, Sung Moo Kim
  • Publication number: 20070155125
    Abstract: A shallow trench isolation well is formed to be very thin in a highly integrated semiconductor device. When critical dimension (CD) is small, it is difficult to reduce the width of the photosensitive layer pattern for forming a trench to no more than a predetermined value due to limitations on the photolithography process.
    Type: Application
    Filed: December 28, 2006
    Publication date: July 5, 2007
    Inventor: Sung Ho Kwak
  • Publication number: 20070117320
    Abstract: A flash memory device includes a floating gate formed with a byproduct, such as a polymer, generated in an etching process. The flash memory device is configured to minimize the unstableness often caused by a floating gate that includes direct contact between polymer and polysilicon. Formation of the floating gate includes forming a tunneling oxide layer, a conductive layer and an insulating layer on a semiconductor substrate. Portions of the insulating layer are removed using a photoresist pattern defining a floating gate area as a mask. Thermal oxide layers are formed on a surface of the conductive layer from which the insulating layer was removed. Polymer materials are included on sides of the respective photoresist pattern and insulating layer. A floating gate is formed by selectively removing portions of the thermal oxide layer and the conductive layer using the photoresist and the polymer materials as a mask.
    Type: Application
    Filed: January 12, 2007
    Publication date: May 24, 2007
    Inventor: Sung-Ho Kwak
  • Patent number: 7199034
    Abstract: A flash memory device includes a floating gate formed with a byproduct, such as a polymer, generated in an etching process. The flash memory device is configured to minimize the unstableness often caused by a floating gate that includes direct contact between polymer and polysilicon. Formation of the floating gate includes forming a tunneling oxide layer, a conductive layer and an insulating layer on a semiconductor substrate. Portions of the insulating layer are removed using a photoresist pattern defining a floating gate area as a mask. Thermal oxide layers are formed on a surface of the conductive layer from which the insulating layer was removed. Polymer materials are included on sides of the respective photoresist pattern and insulating layer. A floating gate is formed by selectively removing portions of the thermal oxide layer and the conductive layer using the photoresist and the polymer materials as a mask.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: April 3, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Sung Ho Kwak
  • Publication number: 20060128084
    Abstract: A gate pattern having a critical dimension after an etching process of 60-70 nm may be formed using an ArF photoresist as an etching mask by a method including sequentially forming a gate oxide layer, a gate electrode layer, an anti-reflection coating layer, and an ArF photoresist layer on a semiconductor wafer; forming a photoresist pattern by exposing and developing the ArF photoresist layer; etching the anti-reflection coating layer using the photoresist pattern as an etching mask; removing an oxide layer formed during etching of the anti-reflection coating layer; etching the gate electrode layer; and over-etching a remaining gate electrode layer.
    Type: Application
    Filed: December 2, 2005
    Publication date: June 15, 2006
    Inventors: Jeong-Yel Jang, Sung-Ho Kwak