Patents by Inventor Sung-jae Byun

Sung-jae Byun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7751239
    Abstract: Provided are a device for reading memory data and a method using the same. The device for reading memory data comprises a memory cell which stores multi-bit information, an information detection unit which detects as much bit information as a predetermined number of bits from among multi-bit information, a source-line voltage control unit which controls a source-line voltage of the memory cell based on the detected bit information from the information detection unit, and a remaining bit information read unit which reads remaining bit information stored in the memory cell by using the controlled source-line voltage.
    Type: Grant
    Filed: October 9, 2007
    Date of Patent: July 6, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung Lae Cho, Jun Jin Kong, Dong Hyuk Chae, Seung Jae Lee, Sung-Jae Byun, Dong Ku Kang
  • Publication number: 20100153637
    Abstract: A plurality of masters arbitrate for access to a shared memory device, such as a SDRAM (synchronous dynamic random access memory), amongst themselves using software and arbitration interfaces. The masters generate additional commands upon arbitration, such as MRS and PALL commands, for prevention of collision of commands, refresh starvation, and/or a missing pre-charge operation in the shared memory device.
    Type: Application
    Filed: February 17, 2010
    Publication date: June 17, 2010
    Inventors: Young-Min Lee, Sung-Jae Byun, Han-Gu Sohn, Gyoo-Cheol Hwang
  • Patent number: 7729175
    Abstract: Provided are a method of writing/reading data into/from a memory cell and a page buffer using different codes for the writing and reading operations. The method of writing/reading data into/from a memory cell that has a plurality of threshold voltage distributions includes a data writing operation and a data reading operation. In the data writing operation, data having a plurality of bits is written into the memory cell by using a plurality of writing codes corresponding to threshold voltage distributions. In the data reading operation, the data having a plurality of bits is read from the memory cell by using reading codes corresponding to the threshold voltage distributions from among the threshold voltage distributions. In the method of writing/reading data into/from a memory cell, a part of the writing codes is different from a corresponding part of the reading codes.
    Type: Grant
    Filed: January 25, 2008
    Date of Patent: June 1, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-lae Cho, Yoon-dong Park, Jun-jin Kong, Seung-hoon Lee, Jae-woong Hyun, Sung-jae Byun, Ju-hee Park, Seung-hwan Song
  • Patent number: 7706181
    Abstract: A multi-bit programming device and method for a non-volatile memory are provided. In one example embodiment, a multi-bit programming device may include a multi-bit programming unit configured to multi-bit program original multi-bit data to a target memory cell in a memory cell array, and a backup programming unit configured to select backup memory cells in the memory cell array with respect to each bit of the original multi-bit data, and program each bit of the original multi-bit data to a respective one of the selected backup memory cells.
    Type: Grant
    Filed: August 31, 2007
    Date of Patent: April 27, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Jae Byun, Dong Hyuk Chae, Kyoung Lae Cho, Jun Jin Kong, Young Hwan Lee, Seung Jae Lee, Nam Phil Jo, Dong Ku Kang
  • Patent number: 7697362
    Abstract: A plurality of masters arbitrate for access to a shared memory device, such as a SDRAM (synchronous dynamic random access memory), amongst themselves using software and arbitration interfaces. The masters generate additional commands upon arbitration, such as MRS and PALL commands, for prevention of collision of commands, refresh starvation, and/or a missing pre-charge operation in the shared memory device.
    Type: Grant
    Filed: September 15, 2006
    Date of Patent: April 13, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Min Lee, Sung-Jae Byun, Han-Gu Sohn, Gyoo-Cheol Hwang
  • Publication number: 20100073462
    Abstract: A three-dimensional (3D) image sensor includes a plurality of color pixels, and a plurality of distance measuring pixels. Where the plurality of color pixels and the plurality of distance measuring pixels are arranged in an array, and a group of distance measuring pixels, from among the plurality of distance measuring pixels, are disposed so that a corner of each distance measuring pixel in the group of distance-measuring pixels is adjacent to a corner of an adjacent distance-measuring pixel in the group of distance-measuring pixels. The group of distance measuring pixels is capable of jointly outputting one distance measurement signal.
    Type: Application
    Filed: September 23, 2009
    Publication date: March 25, 2010
    Inventors: Seung-hoon Lee, Eric R. Fossum, Yoon-dong Park, Kyoung-lae Cho, Sung-jae Byun
  • Patent number: 7649784
    Abstract: In a memory cell programming method, first through n-th programming operations are performed to program first through n-th bits of the n bits of data using the plurality of threshold voltage distributions. The first through n-th programming operations are performed sequentially. A threshold voltage difference between threshold voltage distributions used in the n-th programming operation is less than or equal to at least one threshold voltage difference between threshold voltage distributions used in the first through (n?1)-th programming operations.
    Type: Grant
    Filed: December 13, 2007
    Date of Patent: January 19, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-Iae Cho, Jae-woong Hyun, Sung-jae Byun, Kyu-charn Park, Yoon-dong Park, Choong-ho Lee
  • Patent number: 7636251
    Abstract: A nonvolatile memory device may be operated in a multi-bit mode at a lower operating current and with higher integrated of the memory device. A first buried electrode may be used as a first bit line, a second buried electrode may be used as a second bit line, and/or a gate electrode may be used as a word line. First and second resistance layers may be programmed with 2-bit data and the 2-bit data may be read from the first and second resistance layers. More than 2-bit data may be programmed and read using more than 2 buried electrodes.
    Type: Grant
    Filed: July 12, 2007
    Date of Patent: December 22, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yoon-dong Park, Kyoung-lee Cho, Jae-woong Hyun, Sung-jae Byun
  • Publication number: 20090210691
    Abstract: A booting method of a digital processing having a first processor and a second processor is provided. An interface between the first processor and the outside is stopped. A second processor program code is transmitted to a second memory from a first memory. A second stage loader (SSL) for the first processor is transmitted to a buffer of the second processor from the first memory. A first processor program code is transmitted to the second memory from the first memory under the control of the second processor and an interface between the first processor and the outside is resumed. The first processor program code is downloaded fast into the second memory to decrease booting time of the digital processing system.
    Type: Application
    Filed: April 27, 2009
    Publication date: August 20, 2009
    Inventors: Jeon-Taek Im, Young-Min Lee, Han-Gu Sohn, Jin-Hyoung Kwon, Sung-Jae Byun, Yun-Tae Lee, Gyoo-Cheol Hwang
  • Patent number: 7577042
    Abstract: Provided in one example embodiment, a method of programming n bits of data to a semiconductor memory device may include outputting a first bit of data written in a memory cell from a first latch, storing the first bit of the data to a third latch, storing a second bit of the data to the first latch, outputting the second bit of the data from the first latch, storing the second bit of the data to the second latch, and writing the second bit of the data stored in the second latch to the memory cell with reference to a data storage state of the first bit of the data stored in the third latch.
    Type: Grant
    Filed: October 30, 2007
    Date of Patent: August 18, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-woong Hyun, Kyoung-lae Cho, Kyu-charn Park, Yoon-dong Park, Choong-ho Lee, Sung-jae Byun
  • Publication number: 20090196097
    Abstract: Provided are a device for reading memory data and a method using the same. The device for reading memory data comprises a memory cell which stores multi-bit information, an information detection unit which detects as much bit information as a predetermined number of bits from among multi-bit information, a source-line voltage control unit which controls a source-line voltage of the memory cell based on the detected bit information from the information detection unit, and a remaining bit information read unit which reads remaining bit information stored in the memory cell by using the controlled source-line voltage.
    Type: Application
    Filed: October 9, 2007
    Publication date: August 6, 2009
    Inventors: Kyoung Lae Cho, Jun Jin Kong, Dong Hyuk Chae, Seung Jae Lee, Sung-Jae Byun, Dong Ku Kang
  • Publication number: 20090109748
    Abstract: Multi-bit programming apparatuses and/or methods are provided. A multi-bit programming apparatus may include: a first control unit that allocates any one of 2N threshold voltage states to the N-bit data; a second control unit that spaces, by any one of a first interval and a second interval, adjacent threshold voltage states of the 2N threshold voltage states; and a programming unit that programs the N-bit data by generating, in each of the at least one multi-bit cell, a distribution state corresponding to the allocated threshold voltage state. The multi-bit programming apparatus can reduce an error rate when reading data.
    Type: Application
    Filed: March 18, 2008
    Publication date: April 30, 2009
    Inventors: Kyoung Lae CHO, Yoon Dong PARK, Jun Jin KONG, Seung Hoon LEE, Jung Hun SUNG, Sung-Jae BYUN, Seung-Hwan SONG, Donghun YU, Sung Chung PARK, Heeseok EUN
  • Publication number: 20090091991
    Abstract: Multi-bit programming apparatuses and methods are provided. A multi-bit programming apparatus includes a page buffer configured to store first data of the page programming operation, an input control unit configured to determine whether to invert the first data based on a number of bits having a first value and a number of bits having a second value. The input control unit is further configured to invert the first data to generate second data if the number of bits having a first value is greater than the number of bits having a second value and store the second data in the page buffer. The multi-bit programming apparatus further includes a page programming unit configured to program the second data stored in the page buffer in at least one multi-bit cell.
    Type: Application
    Filed: February 29, 2008
    Publication date: April 9, 2009
    Inventors: Kyoung Lae Cho, Jun Jin Kong, Jong Han Kim, Seung Hoon Lee, Young Hwan Lee, Sung-Jae Byun, Ju Hee Park
  • Publication number: 20090091974
    Abstract: A method of programming a non-volatile memory cell includes programming a first bit of multi-bit data by setting a threshold voltage of the non-volatile memory cell to a first voltage level within a first of a plurality of threshold voltage distributions. A second bit of the multi-bit data is programmed by setting the threshold voltage to a second voltage level based on a value of the second bit. The second voltage level is the same as the first voltage level if the second bit is a first value and the second voltage level is within a second of the plurality of threshold voltage distributions if the second bit is a second value. A third bit of the multi-bit data is programmed by setting the threshold voltage to a third voltage level based on a value of the third bit.
    Type: Application
    Filed: July 25, 2008
    Publication date: April 9, 2009
    Inventors: Ju-hee Park, Young-moon Kim, Yoon-dong Park, Seung-hoon Lee, Kyoung-lae Cho, Sung-jae Byun, Seung-hwan Song
  • Publication number: 20090027238
    Abstract: A code encoding apparatus includes a delay circuit and a code generator. The delay circuit generates delayed information based on p-bit input information received in parallel. The delayed information is generated according to a clock. The code generator generates n·p-bit code based on at least one of the input information and the delayed information, where n is a rational number.
    Type: Application
    Filed: January 18, 2008
    Publication date: January 29, 2009
    Inventors: Jun Jin Kong, Sung Chung Park, Seung-Hwan Song, Jong Han Kim, Young Hwan Lee, Kyoung Lae Cho, Nam Phil Jo, Sung-Jae Byun
  • Publication number: 20080285352
    Abstract: Provided are a method of writing/reading data into/from a memory cell and a page buffer using different codes for the writing and reading operations. The method of writing/reading data into/from a memory cell that has a plurality of threshold voltage distributions includes a data writing operation and a data reading operation. In the data writing operation, data having a plurality of bits is written into the memory cell by using a plurality of writing codes corresponding to threshold voltage distributions. In the data reading operation, the data having a plurality of bits is read from the memory cell by using reading codes corresponding to the threshold voltage distributions from among the threshold voltage distributions. In the method of writing/reading data into/from a memory cell, a part of the writing codes is different from a corresponding part of the reading codes.
    Type: Application
    Filed: January 25, 2008
    Publication date: November 20, 2008
    Inventors: Kyoung-lae Cho, Yoon-dong Park, Jun-jin Kong, Seung-hoon Lee, Jae-woong Hyun, Sung-jae Byun, Ju-hee Park, Seung-hwan Song
  • Publication number: 20080285343
    Abstract: Provided are a memory cell programming method and a semiconductor device which may be capable of simultaneously writing a bit of data and then another bit of the data to a plurality of memory blocks. The memory programming method, in which M bits of data are written to a plurality of memory blocks, may include a data division operation and a data writing operation where M may be a natural number. In the data division operation, the plurality of memory blocks may be divided into a plurality of memory block groups. In the data writing operation, an ith bit of the data may be simultaneously written to two or more memory block groups from among the plurality memory block groups, and then an i+1th bit of the data may be simultaneously written to the two or more memory block groups from among the plurality memory block groups, where i is a natural number less than M.
    Type: Application
    Filed: April 17, 2008
    Publication date: November 20, 2008
    Inventors: Ju-hee Park, Jae-woong Hyun, Yoon-dong Park, Kyoung-lae Cho, Sung-jae Byun, Seung-hwan Song, Jun-jin Kong, Sung-chung Park
  • Publication number: 20080273405
    Abstract: A multi-bit programming device and method for a non-volatile memory are provided. In one example embodiment, a multi-bit programming device may include a multi-bit programming unit configured to multi-bit program original multi-bit data to a target memory cell in a memory cell array, and a backup programming unit configured to select backup memory cells in the memory cell array with respect to each bit of the original multi-bit data, and program each bit of the original multi-bit data to a respective one of the selected backup memory cells.
    Type: Application
    Filed: August 31, 2007
    Publication date: November 6, 2008
    Inventors: Sung-Jae Byun, Dong Hyuk Chae, Kyoung Lae Cho, Jun Jin Kong, Young Hwan Lee, Seung Jae Lee, Nam Phil Jo, Dong Ku Kang
  • Patent number: 7436704
    Abstract: Non-volatile memory devices and a method thereof are provided. A non-volatile memory device according to an example embodiment of the present invention may include a first transistor including a source, a drain, and a control gate, a first storage node coupled to the first transistor, the first storage node configured to store information in a first manner, a first diode having a first end connected to the source of the transistor, the first diode configured to rectify a flow of current from the source of the transistor and a second storage node connected to a second end of the first diode, the second storage node configured to store information in a second manner.
    Type: Grant
    Filed: July 21, 2006
    Date of Patent: October 14, 2008
    Assignee: Samsung Electronics, Co. Ltd.
    Inventors: Won-Joo Kim, Sung-Jae Byun, Yoon-Dong Park, Eun-Hong Lee, Suk-Pil Kim, Jae-Woong Hyun
  • Publication number: 20080170434
    Abstract: In a memory cell programming method, first through n-th programming operations are performed to program first through n-th bits of the n bits of data using the plurality of threshold voltage distributions. The first through n-th programming operations are performed sequentially. A threshold voltage difference between threshold voltage distributions used in the n-th programming operation is less than or equal to at least one threshold voltage difference between threshold voltage distributions used in the first through (n?1)-th programming operations.
    Type: Application
    Filed: December 13, 2007
    Publication date: July 17, 2008
    Inventors: Kyoung-lae Cho, Jae-woong Hyun, Sung-jae Byun, Kyu-charn Park, Yoon-dong Park, Choong-ho Lee