Patents by Inventor Sung-Min Wei

Sung-Min Wei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090212436
    Abstract: A semiconductor structure and method for forming the same are provided. The semiconductor structure comprises a semiconductor substrate, a plurality of top metallizations on the semiconductor substrate, a high density plasma layer filling gaps between the top metallizations and having a substantially planar upper surface overlying the top metallizations, and a passivation layer overlying the high density plasma layer. A metal bump can be formed overlying the top metallizations through the passivation layer and HDPCVD layer for subsequent bonding.
    Type: Application
    Filed: February 27, 2008
    Publication date: August 27, 2009
    Applicant: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Hsin-Chi Sun, Wen-Chung Chen, Chih-Cherng Liao, Sung-Min Wei
  • Publication number: 20090134455
    Abstract: A semiconductor device including a substrate, a first well, a second well, a gate, a first doped region, and a second doped region. The substrate includes a first conductive type. The first well includes a second conductive type and is formed in the substrate. The second well includes the second conductive type and is formed in the substrate. The gate is formed on the substrate and overlaps the first and the second wells. The first doped region includes the second conductive type. The first doped region is formed in the first well and self-aligned with the gate. The second doped region includes the second conductive type. The second doped region is formed in the second well and self-aligned with the gate. The gate, the first and the second doped regions constitute a transistor.
    Type: Application
    Filed: November 27, 2007
    Publication date: May 28, 2009
    Applicant: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Shih-Fang Lin, Meng-Yen Hsieh, Yi-Tsung Jan, Sung-Min Wei, Chia-Yi Lee, Chun-Yao Li, Han-Lung Tsai, Zhe-Xiong Wu, Wen-Tsung Wang
  • Publication number: 20090053891
    Abstract: A method for fabricating a semiconductor device for preventing a poisoned via is provided. A substrate with a conductive layer formed thereon is provided. A composite layer is formed over the substrate and the conductive layer, wherein the composite layer comprises a dielectric layer and a spin-on-glass layer. A via hole is formed through the composite layer, wherein the via hole exposes a surface of the conductive layer. A protection layer is formed on a sidewall of the via hole so as to prevent out-gassing from the spin-on-glass layer. A barrier layer is formed on the protection layer and the conductive layer within the via hole. And a metal layer is deposited on the barrier layer within the via hole to fill the via hole.
    Type: Application
    Filed: August 22, 2008
    Publication date: February 26, 2009
    Applicant: VANGUARD INTERNATIONAL SEMICONDUCTOR
    Inventors: Yi-Chin Lin, Chia-Wei Hsu, Yeou-Bin Lin, Yi-Tsung Jan, Sung-Min Wei, Chin-Cherng Liao, Pi-Xuang Chuang, Shih-Ming Chen, Hsiao-Ying Yang
  • Patent number: 6835636
    Abstract: A method for fabricating source/drain devices. A semiconductor substrate is provided with a gate formed on the semiconductor substrate, and a hard mask layer formed on the gate. A first doped area is formed on a first side of the gate on the semiconductor substrate, and a second doped area is formed on a second side of the gate on the semiconductor substrate in a manner such that the second doped area is separated from the gate by a predetermined distance. A patterned photo resist layer is formed on the semiconductor substrate having an opening on the second side, the exposed gate equal to half the width of the gate. The semiconductor substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer and the hard mask layer as masks.
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: December 28, 2004
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Yi-Tsung Jan, Wen-Tsung Wang, Sung-Min Wei, Chih-Cherng Liao, Zhe-Xiong Wu, Mao-Tsang Chen, Yuan-Heng Li
  • Patent number: 6713338
    Abstract: A method for fabricating source/drain devices. A semiconductor substrate is provided with a gate formed thereon, a first doped area is formed on a first side of the gate on the semiconductor substrate, and a second doped area is formed on a second side of the gate on the semiconductor substrate in a manner such that the second doped area is separated from the gate by a predetermined distance. A patterned photo resist layer is formed on the semiconductor substrate having an opening on the second side, the exposed gate less than half the width of the gate. The semiconductor substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: March 30, 2004
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Wen-Tsung Wang, Yi-Tsung Jan, Sung-Min Wei, Chih-Cherng Liao, Zhe-Xiong Wu, Mao-Tsung Chen, Yuan-Heng Li
  • Publication number: 20040043589
    Abstract: A method for fabricating source/drain devices. A semiconductor substrate is provided with a gate formed on the semiconductor substrate, and a hard mask layer formed on the gate. A first doped area is formed on a first side of the gate on the semiconductor substrate, and a second doped area is formed on a second side of the gate on the semiconductor substrate in a manner such that the second doped area is separated from the gate by a predetermined distance. A patterned photo resist layer is formed on the semiconductor substrate having an opening on the second side, the exposed gate equal to half the width of the gate. The semiconductor substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer and the hard mask layer as masks.
    Type: Application
    Filed: December 11, 2002
    Publication date: March 4, 2004
    Inventors: Yi-Tsung Jan, Wen-Tsung Wang, Sung-Min Wei, Chih-Cherng Liao, Zhe-Xiong Wu, Mao-Tsang Chen, Yuan-Heng Li
  • Publication number: 20040038484
    Abstract: A method for fabricating source/drain devices. A semiconductor substrate is provided with a gate formed thereon, a first doped area is formed on a first side of the gate on the semiconductor substrate, and a second doped area is formed on a second side of the gate on the semiconductor substrate in a manner such that the second doped area is separated from the gate by a predetermined distance. A patterned photo resist layer is formed on the semiconductor substrate having an opening on the second side, the exposed gate less than half the width of the gate. The semiconductor substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
    Type: Application
    Filed: December 11, 2002
    Publication date: February 26, 2004
    Inventors: Wen-Tsung Wang, Yi-Tsung Jan, Sung-Min Wei, Chih-Cherng Liao, Zhe-Xiong Wu, Mao-Tsung Chen, Yuan-Heng Li
  • Patent number: 6046084
    Abstract: A process for creating a storage node structure, for a DRAM capacitor structure, featuring increased storage node surface area, via use of an HSG silicon layer, on an underlying storage node shape, has been developed. The process features the use of an isotropic, buffered HF etch procedure, applied to the HSG silicon layer, to increase the space between the concave and convex features, of the HSG silicon layer. The increased space between the concave and convex features of the HSG silicon layer, allows a capacitor dielectric layer, of uniform thickness, to be formed on the isotopically etched, HSG silicon layer.
    Type: Grant
    Filed: September 3, 1999
    Date of Patent: April 4, 2000
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Sung-Min Wei, Tung-Chia Ching