Patents by Inventor SUNG SOO YIM

SUNG SOO YIM has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240128310
    Abstract: A method of manufacturing a semiconductor device includes sequentially stacking a mold layer and a supporter layer on a substrate, forming a plurality of capacitor holes passing through the mold layer and supporter layer, forming a plurality of lower electrodes filling the capacitor holes, forming a supporter mask pattern having a plurality of mask holes on the supporter layer and the lower electrodes, and forming a plurality of supporter holes by patterning the supporter layer. Each of the plurality of lower electrodes has a pillar shape, and each of the mask holes is between four adjacent lower electrodes and has a circular shape.
    Type: Application
    Filed: December 26, 2023
    Publication date: April 18, 2024
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seung Jin KIM, Sung Soo YIM
  • Patent number: 11881502
    Abstract: A method of manufacturing a semiconductor device includes sequentially stacking a mold layer and a supporter layer on a substrate, forming a plurality of capacitor holes passing through the mold layer and supporter layer, forming a plurality of lower electrodes filling the capacitor holes, forming a supporter mask pattern having a plurality of mask holes on the supporter layer and the lower electrodes, and forming a plurality of supporter holes by patterning the supporter layer. Each of the plurality of lower electrodes has a pillar shape, and each of the mask holes is between four adjacent lower electrodes and has a circular shape.
    Type: Grant
    Filed: September 30, 2021
    Date of Patent: January 23, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Jin Kim, Sung Soo Yim
  • Patent number: 11245001
    Abstract: A method of manufacturing a semiconductor device includes sequentially stacking a mold layer and a supporter layer on a substrate, forming a plurality of capacitor holes passing through the mold layer and supporter layer, forming a plurality of lower electrodes filling the capacitor holes, forming a supporter mask pattern having a plurality of mask holes on the supporter layer and the lower electrodes, and forming a plurality of supporter holes by patterning the supporter layer. Each of the plurality of lower electrodes has a pillar shape, and each of the mask holes is between four adjacent lower electrodes and has a circular shape.
    Type: Grant
    Filed: August 30, 2019
    Date of Patent: February 8, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Jin Kim, Sung Soo Yim
  • Publication number: 20220020845
    Abstract: A method of manufacturing a semiconductor device includes sequentially stacking a mold layer and a supporter layer on a substrate, forming a plurality of capacitor holes passing through the mold layer and supporter layer, forming a plurality of lower electrodes filling the capacitor holes, forming a supporter mask pattern having a plurality of mask holes on the supporter layer and the lower electrodes, and forming a plurality of supporter holes by patterning the supporter layer. Each of the plurality of lower electrodes has a pillar shape, and each of the mask holes is between four adjacent lower electrodes and has a circular shape.
    Type: Application
    Filed: September 30, 2021
    Publication date: January 20, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seung Jin KIM, Sung Soo YIM
  • Publication number: 20200303492
    Abstract: A method of manufacturing a semiconductor device includes sequentially stacking a mold layer and a supporter layer on a substrate, forming a plurality of capacitor holes passing through the mold layer and supporter layer, forming a plurality of lower electrodes filling the capacitor holes, forming a supporter mask pattern having a plurality of mask holes on the supporter layer and the lower electrodes, and forming a plurality of supporter holes by patterning the supporter layer. Each of the plurality of lower electrodes has a pillar shape, and each of the mask holes is between four adjacent lower electrodes and has a circular shape.
    Type: Application
    Filed: August 30, 2019
    Publication date: September 24, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seung Jin KIM, Sung Soo YIM
  • Patent number: 9806081
    Abstract: A semiconductor device includes a substrate with cell and peripheral regions and capacitors provided on the cell region. The cell region may include a plurality of sub-cell blocks, which are spaced apart from each other by a plurality of sub-peripheral regions, and on which the capacitors are provided. Each of the sub-peripheral regions may have a width that is two to five times a distance between centers of an adjacent pair of the capacitors.
    Type: Grant
    Filed: December 15, 2015
    Date of Patent: October 31, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sung Soo Yim
  • Publication number: 20160322361
    Abstract: A semiconductor device includes a substrate with cell and peripheral regions and capacitors provided on the cell region. The cell region may include a plurality of sub-cell blocks, which are spaced apart from each other by a plurality of sub-peripheral regions, and on which the capacitors are provided. Each of the sub-peripheral regions may have a width that is two to five times a distance between centers of an adjacent pair of the capacitors.
    Type: Application
    Filed: December 15, 2015
    Publication date: November 3, 2016
    Inventor: SUNG SOO YIM