Patents by Inventor Sung-We Cho

Sung-We Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060103443
    Abstract: A clocked state circuit can include a transmission gate configured to clock an output of a master terminal to an input of a slave terminal responsive to a clock signal or a delayed clock signal coupled to the transmission gate.
    Type: Application
    Filed: August 1, 2005
    Publication date: May 18, 2006
    Inventors: Young-chul Rhee, Sung-we Cho
  • Patent number: 6870412
    Abstract: The present invention relates to a flip-flop circuit employing an MTCMOS technology comprising a master latch unit and a slave latch unit, for latching input data and outputting the data under the control of an internal clock signal, wherein an output of the flip-flop circuit retains a state just before the admission to sleep mode when the state of the system is converted from sleep mode to active by means of making a data state of an input terminal of a master latch into the same state as an inversed data state of an input terminal of a slave latch circuit in sleep mode and storing it. The flip-flop circuit employing the MTCMOS technology in accordance with the present invention is capable of retaining a state just before the sleep mode when the state of the system is converted from sleep mode to active mode by using the sleep mode control signal by means of adding the feedback circuit to the conventional flip-flop circuit.
    Type: Grant
    Filed: September 29, 2003
    Date of Patent: March 22, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Sung-We Cho
  • Publication number: 20040090256
    Abstract: The present invention relates to a flip-flop circuit employing an MTCMOS technology comprising a master latch unit and a slave latch unit, for latching input data and outputting the data under the control of an internal clock signal, wherein an output of the flip-flop circuit retains a state just before the admission to sleep mode when the state of the system is converted from sleep mode to active by means of making a data state of an input terminal of a master latch circuit into the same state as an inversed data state of an input terminal of a slave latch circuit in sleep mode and storing it.
    Type: Application
    Filed: September 29, 2003
    Publication date: May 13, 2004
    Inventor: Sung-We Cho