Patents by Inventor Sung-II Cho

Sung-II Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10749042
    Abstract: A vertical memory device and a method of manufacturing such device are provided. The vertical memory device may include a plurality of gate electrode layers stacked in a cell region of a semiconductor substrate; a plurality of upper isolation insulating layers dividing an uppermost gate electrode layer among the plurality of gate electrode layers, extending in a first direction; a plurality of vertical holes arranged to have any two adjacent vertical holes to have a uniform distance from each other throughout the cell region and including a plurality of channel holes penetrating through the plurality of gate electrode layers disposed between the plurality of upper isolation insulating layers and a plurality of first support holes penetrating through the plurality of upper insulating layers; a plurality of channel structures disposed in the plurality of channel holes; and a plurality of first support structures disposed in the plurality of first support holes.
    Type: Grant
    Filed: May 1, 2019
    Date of Patent: August 18, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyuk Kim, Dae Hyun Jang, Seung Pil Chung, Sung II Cho
  • Publication number: 20190323126
    Abstract: A showerhead according to an embodiment of the present inventive concept includes an upper plate including a plurality of gas supply passages, a lower plate including a plurality of supply holes and a plurality of exhaust slots formed in a lower surface, and a plurality of partition walls between the upper plate and the lower plate, connected to a plurality of exhaust slots and defining exhaust passages that are open at a side portion of the showerhead.
    Type: Application
    Filed: November 1, 2018
    Publication date: October 24, 2019
    Inventors: Edward Sung, Jin Young Bang, Hyuk Kim, Sung II Cho
  • Publication number: 20190259881
    Abstract: A vertical memory device and a method of manufacturing such device are provided. The vertical memory device may include a plurality of gate electrode layers stacked in a cell region of a semiconductor substrate; a plurality of upper isolation insulating layers dividing an uppermost gate electrode layer among the plurality of gate electrode layers, extending in a first direction; a plurality of vertical holes arranged to have any two adjacent vertical holes to have a uniform distance from each other throughout the cell region and including a plurality of channel holes penetrating through the plurality of gate electrode layers disposed between the plurality of upper isolation insulating layers and a plurality of first support holes penetrating through the plurality of upper insulating layers; a plurality of channel structures disposed in the plurality of channel holes; and a plurality of first support structures disposed in the plurality of first support holes.
    Type: Application
    Filed: May 1, 2019
    Publication date: August 22, 2019
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyuk Kim, Dae Hyun Jang, Seung Pil Chung, Sung II Cho
  • Publication number: 20190066983
    Abstract: Shrouds and substrate treating systems including the same are provided. Substrate treating systems may include a process chamber, a supporter, and a plasma source that is spaced apart from the supporter in a vertical direction. The substrate treating systems may also include a shroud configured to contain the plasma therein. The shroud may include a sidewall portion and a first flange portion extending horizontally from the sidewall portion and including a plurality of first slits that extend through a thickness of the first flange portion. The first flange portion may define a first opening, and a portion of the supporter may extend through the first opening. The sidewall portion may include a plurality of second slits, and each of the plurality of second slits may extend through a thickness of the sidewall portion and may extend from one of the plurality of first slits toward the plasma source.
    Type: Application
    Filed: April 4, 2018
    Publication date: February 28, 2019
    Inventors: Edward Sung, Hyuk Kim, Daehyun Jang, Sung II Cho
  • Publication number: 20080316807
    Abstract: A semiconductor memory device may have a lower leakage current and/or higher reliability, e.g., a longer retention time and/or a shorter refresh time. The device may include a switching device and a capacitor. A source of the switching device may be connected to a first end of a metal-insulator transition film resistor, and at least one electrode of the capacitor may be connected to a second end of the metal-insulator transition film resistor. The metal-insulator transition film resistor may transition between an insulator and a conductor according to a voltage supplied to the first and second ends thereof.
    Type: Application
    Filed: August 22, 2008
    Publication date: December 25, 2008
    Inventors: Jae-Woong Hyun, In-Kyeong Yoo, Yoon-Dong Park, Choong-Rae Cho, Sung-II Cho
  • Publication number: 20080186648
    Abstract: A method of fabricating an integrated circuit device includes forming a plurality of lower capacitor electrodes vertically extending from a substrate. The plurality of lower capacitor electrodes respectively include an inner sidewall and an outer sidewall. At least one support pattern is formed vertically extending between ones of the plurality of lower capacitor electrodes from top portions thereof opposite the substrate and along the outer sidewalls thereof towards the substrate to a depth that is greater than a lateral distance between adjacent ones of the plurality of lower capacitor electrodes. A dielectric layer is formed on the support pattern and on outer sidewalls of the plurality of lower capacitor electrodes, and an upper capacitor electrode is formed on the dielectric layer. Related devices are also discussed.
    Type: Application
    Filed: January 29, 2008
    Publication date: August 7, 2008
    Inventors: Yong-Hee Choi, Young-Kyu Cho, Sung-II Cho, Seok-Hyun Lim
  • Publication number: 20050112819
    Abstract: Methods of forming capacitor structures may include forming an insulating layer on a substrate, forming a first capacitor electrode on the insulating layer, forming a capacitor dielectric layer on portions of the first capacitor electrode, and forming a second capacitor electrode on the capacitor dielectric layer such that the capacitor dielectric layer is between the first and second capacitor electrodes. More particularly, the first capacitor electrode may define a cavity therein wherein the cavity has a first portion parallel with respect to the substrate and a second portion perpendicular with respect to the substrate. Related structures are also discussed.
    Type: Application
    Filed: October 29, 2004
    Publication date: May 26, 2005
    Inventors: Dong-Chan Kim, Chang-Jin Kang, Byeong-Yun Nam, Kyeong-Koo Ghi, Eun-Ae Chung, Sung-II Cho