Patents by Inventor Sungsu Moon

Sungsu Moon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11916078
    Abstract: A semiconductor device includes a substrate having an active region defined by a device isolation film and providing a first channel region; a first source/drain region in the active region on first and second sides of the first channel region; a gate structure having a first gate insulating film, a shared gate electrode, and a second gate insulating film, sequentially arranged on the active region; a cover semiconductor layer on the second gate insulating film and electrically separated from the active region to provide a second channel region; a second source/drain region in the cover semiconductor layer on first and second sides of the second channel region; first and second source/drain contacts respectively connected to the first and second source/drain regions; and a shared gate contact connected to the shared gate electrode.
    Type: Grant
    Filed: June 30, 2022
    Date of Patent: February 27, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sohyeon Lee, Sungsu Moon, Jaeduk Lee, Ikhyung Joo
  • Publication number: 20220376116
    Abstract: A semiconductor device includes a substrate having a recess therein that is partially filled with at least two semiconductor active regions. The recess has sidewalls and a bottom that are sufficiently lined with corresponding substrate insulating layers that the at least two semiconductor active regions are electrically isolated from the substrate, which surrounds the sidewalls and bottom of the recess. A sidewall insulating layer is provided, which extends as a partition between first and second ones of the at least two semiconductor active regions, such that the first and second ones of the at least two semiconductor active regions are electrically isolated from each other. First and second gate electrodes are provided in the first and second active regions, respectively.
    Type: Application
    Filed: April 7, 2022
    Publication date: November 24, 2022
    Inventors: Sohyeon Lee, Sungsu Moon, Jaeduk Lee, Ikhyung Joo
  • Publication number: 20220336501
    Abstract: A semiconductor device includes a substrate having an active region defined by a device isolation film and providing a first channel region; a first source/drain region in the active region on first and second sides of the first channel region; a gate structure having a first gate insulating film, a shared gate electrode, and a second gate insulating film, sequentially arranged on the active region; a cover semiconductor layer on the second gate insulating film and electrically separated from the active region to provide a second channel region; a second source/drain region in the cover semiconductor layer on first and second sides of the second channel region; first and second source/drain contacts respectively connected to the first and second source/drain regions; and a shared gate contact connected to the shared gate electrode.
    Type: Application
    Filed: June 30, 2022
    Publication date: October 20, 2022
    Inventors: Sohyeon Lee, Sungsu Moon, Jaeduk Lee, Ikhyung Joo
  • Patent number: 11380711
    Abstract: A semiconductor device includes a substrate having an active region defined by a device isolation film and providing a first channel region; a first source/drain region in the active region on first and second sides of the first channel region; a gate structure having a first gate insulating film, a shared gate electrode, and a second gate insulating film, sequentially arranged on the active region; a cover semiconductor layer on the second gate insulating film and electrically separated from the active region to provide a second channel region; a second source/drain region in the cover semiconductor layer on first and second sides of the second channel region first and second source/drain contacts respectively connected to the first and second source/drain regions; and a shared gate contact connected to the shared gate electrode.
    Type: Grant
    Filed: January 21, 2021
    Date of Patent: July 5, 2022
    Inventors: Sohyeon Lee, Sungsu Moon, Jaeduk Lee, Ikhyung Joo
  • Publication number: 20210343750
    Abstract: A semiconductor device includes a substrate having an active region defined by a device isolation film and providing a first channel region; a first source/drain region in the active region on first and second sides of the first channel region; a gate structure having a first gate insulating film, a shared gate electrode, and a second gate insulating film, sequentially arranged on the active region; a cover semiconductor layer on the second gate insulating film and electrically separated from the active region to provide a second channel region; a second source/drain. region in the cover semiconductor layer on first and second sides of the second channel region first and second source/drain contacts respectively connected to the first and second source/drain regions; and a shared gate contact connected to the shared gate electrode.
    Type: Application
    Filed: January 21, 2021
    Publication date: November 4, 2021
    Inventors: SOHYEON LEE, SUNGSU MOON, JAEDUK LEE, IKHYUNG JOO
  • Publication number: 20160118126
    Abstract: A program method of a nonvolatile memory device is provided which includes programming memory cells to a target state using a verification voltage and an incremental step pulse, selecting memory cells, each having a threshold voltage lower than a supplementary verification voltage, from among the memory cells programmed to the target state, and applying a supplementary program voltage to the selected memory cells. The supplementary verification voltage is equal to or higher than the verification voltage, and the supplementary program voltage is equal to or lower than a program voltage provided in a program loop where a programming of the memory cells to the target state is completed.
    Type: Application
    Filed: September 15, 2015
    Publication date: April 28, 2016
    Inventors: Sungsu Moon, Changsub LEE, Raeyoung LEE, Soyeong GWAK
  • Patent number: 9165660
    Abstract: Non-volatile memory devices and related methods are provided.
    Type: Grant
    Filed: August 28, 2014
    Date of Patent: October 20, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Jun Lee, Sungsu Moon, Jaihyuk Song, Changsub Lee
  • Publication number: 20150063037
    Abstract: Non-volatile memory devices and related methods are provided.
    Type: Application
    Filed: August 28, 2014
    Publication date: March 5, 2015
    Inventors: Dong-Jun Lee, Sungsu Moon, Jaihyuk Song, Changsub Lee