Patents by Inventor Sunil Chandra Kasanyal

Sunil Chandra Kasanyal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11923840
    Abstract: A power down signal generator generates a power down signal. The power down signal generator includes a detection transistor, a resistor coupled in series with the detection transistor, and a compensation transistor coupled in parallel to the resistor. The detection transistor receives a first supply voltage in a first voltage domain and a current. A control voltage is generated across the resistor based on a first part of the current. The compensation transistor receives a bias voltage derived from a second supply voltage in a second voltage domain and sinks, based on the bias voltage, a second part of the current to maintain the control voltage within a predefined range. The generation of the power down signal is controlled based on the first supply voltage and the control voltage.
    Type: Grant
    Filed: March 8, 2023
    Date of Patent: March 5, 2024
    Assignee: NXP B.V.
    Inventors: Chinmayee Kumari Panigrahi, Sunil Chandra Kasanyal, Shashank Sunil Amati
  • Patent number: 9391602
    Abstract: Embodiments of a differential driver circuit and a method for controlling a differential driver circuit are described. Embodiments of a differential driver circuit may include a current steering circuit configured to determine a current direction through differential output terminals of the differential driver circuit, two resistors connected between the differential output terminals of the differential driver circuit and first and second semiconductor circuits connected to a point between the two resistors. The first and second semiconductor circuits are of different types. The source terminals of the first and second semiconductor circuits are connected to the point between the two resistors.
    Type: Grant
    Filed: October 5, 2015
    Date of Patent: July 12, 2016
    Assignee: NXP, B.V.
    Inventors: Sunil Chandra Kasanyal, Jitendra Dhasmana
  • Patent number: 7236013
    Abstract: A configurable output buffer capable of providing differential drive having complementary pairs of CMOS transistors having a common output terminal and a common control terminal, and with the second terminal of each CMOS transistor connected to its corresponding supply terminal through a corresponding current source or current sink.
    Type: Grant
    Filed: December 22, 2004
    Date of Patent: June 26, 2007
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Sunil Chandra Kasanyal, Rajat Chauhan
  • Patent number: 7183813
    Abstract: The present invention provides a Differential Signaling line driver including a pre-emphasis circuit, which boosts the output drive current without any delay whenever there is a transition in the input signal to the driver, using the input signal itself to provide the pre-emphasis through a current steering circuit that switches the direction of drive currents to provide a differential output signal. A delayed signal is then used to disable the pre-emphasis after a short period.
    Type: Grant
    Filed: November 10, 2004
    Date of Patent: February 27, 2007
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Sunil Chandra Kasanyal, Hari Bilash Dubey
  • Patent number: 7064595
    Abstract: The differential input receiver provides constant symmetrical hysteresis over a wide input signal range. The differential input receiver includes a pair of complementary differential comparators having common input terminals, a pair of series connected complementary current mirrors each having source terminals driven by the output terminals of the corresponding differential comparator, a pair of transistors connected in series across each differential pair transistor in each differential comparator to form a potential divider across it, and a pair of series connected inverting buffers connected to a common output of the differential comparators to provide the final output. The individual buffer outputs are fed back to the control terminals of the series connected transistors in a manner that provides positive feedback thereby providing equal rise-time, fall-delay and transition times in the output signal.
    Type: Grant
    Filed: December 21, 2004
    Date of Patent: June 20, 2006
    Assignee: STMicroelectronics PVT Ltd.
    Inventors: Manoj Kumar Sharma, Sunil Chandra Kasanyal, Rajesh Narwal
  • Publication number: 20040061524
    Abstract: A voltage level translator for digital logic circuits provides high level to low level voltage translation with equal rise and fall delays. The voltage level translator may include an input high voltage logic inverter (operating at the high voltage level) and connected to an output low voltage logic inverter operating at the low voltage level via a voltage reduction circuit. A related method for providing high level to low voltage translation may include providing an input inverter operating at the high voltage level and an output inverter operating at the low voltage level. Furthermore, the output of the high voltage inverter may be coupled to the input of the low voltage inverter after reducing the output voltage of the high voltage inverter to the required level.
    Type: Application
    Filed: July 1, 2003
    Publication date: April 1, 2004
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventors: Manoj Kumar, Sunil Chandra Kasanyal