Patents by Inventor Sunil Kashyap VENUGOPAL

Sunil Kashyap VENUGOPAL has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230168727
    Abstract: A power management circuit includes a status terminal, an open drain driver, a slot parameter memory, and a slot duration counter. The status terminal is adapted to be coupled to a different power management circuit. The open drain driver is coupled to the status terminal, and is configured to drive the status terminal. The slot parameter memory is configured to store slot parameter values. The slot duration counter is coupled to the slot parameter memory and the open drain driver. The slot duration counter is configured to time a slot duration based on a slot duration value stored in the slot parameter memory, and to activate the open drain driver responsive to expiration of the slot duration.
    Type: Application
    Filed: November 30, 2021
    Publication date: June 1, 2023
    Inventors: Karl John WALLINGER, Sunil Kashyap VENUGOPAL
  • Patent number: 10578666
    Abstract: A circuit comprises a CLVS, a LEA coupled to the CLVS, and a peak detector coupled to the CLVS and the LEA, wherein the peak detector is a switch-based peak detector. A method comprises closing a first switch for a period of time to provide a current to an actuator, opening the first switch after the period, measuring, after the opening, a voltage associated with the actuator, and determining, based on the measuring and using an ADC, whether a diode is present in the actuator and coupled with a correct polarity, is missing, or is present in the actuator and coupled with an incorrect polarity.
    Type: Grant
    Filed: July 18, 2016
    Date of Patent: March 3, 2020
    Assignee: Texas Instruments Incorporated
    Inventors: Sri Navaneethakrishnan Easwaran, Sunil Kashyap Venugopal
  • Patent number: 10547311
    Abstract: In one embodiment, a method includes receiving an output of a first combinational logic at an enable terminal of a first flip-flop. The first combinational logic inputs include a disable first clock signal from a clock switchover circuit and a disable second clock signal from the clock switchover circuit. A set terminal of the first flip-flop receives an output of a logic gate, and the logic gate receives a select signal and a first clock signal. An input terminal of the first flip-flop receives, an output of a second flip-flop. A reset terminal of the first flip-flop receives an output of a second combinational logic. The second combinational logic inputs include a first clock stopped signal, a power-on-reset signal, and the select signal, the first clock stopped signal indicating a stop in the first clock signal. An output terminal of the first flip-flop outputs a modified select signal.
    Type: Grant
    Filed: May 15, 2018
    Date of Patent: January 28, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sunil Kashyap Venugopal, Karl John Wallinger, George Vincent Konnail
  • Publication number: 20190356313
    Abstract: In one embodiment, a method includes receiving an output of a first combinational logic at an enable terminal of a first flip-flop. The first combinational logic inputs include a disable first clock signal from a clock switchover circuit and a disable second clock signal from the clock switchover circuit. A set terminal of the first flip-flop receives an output of a logic gate, and the logic gate receives a select signal and a first clock signal. An input terminal of the first flip-flop receives, an output of a second flip-flop. A reset terminal of the first flip-flop receives an output of a second combinational logic. The second combinational logic inputs include a first clock stopped signal, a power-on-reset signal, and the select signal, the first clock stopped signal indicating a stop in the first clock signal. An output terminal of the first flip-flop outputs a modified select signal.
    Type: Application
    Filed: May 15, 2018
    Publication date: November 21, 2019
    Inventors: Sunil Kashyap Venugopal, Karl John Wallinger, George Vincent Konnail
  • Publication number: 20180017601
    Abstract: A circuit comprises a CLVS, a LEA coupled to the CLVS, and a peak detector coupled to the CLVS and the LEA, wherein the peak detector is a switch-based peak detector. A method comprises closing a first switch for a period of time to provide a current to an actuator, opening the first switch after the period, measuring, after the opening, a voltage associated with the actuator, and determining, based on the measuring and using an ADC, whether a diode is present in the actuator and coupled with a correct polarity, is missing, or is present in the actuator and coupled with an incorrect polarity.
    Type: Application
    Filed: July 18, 2016
    Publication date: January 18, 2018
    Inventors: Sri Navaneethakrishnan EASWARAN, Sunil Kashyap VENUGOPAL