Patents by Inventor Sylvain Léomant
Sylvain Léomant has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250096121Abstract: A transistor device and a method for forming a transistor device are disclosed. The transistor device includes: a semiconductor body; first trenches extending from a first surface of the semiconductor body into the semiconductor body; second trenches extending from the first surface into the semiconductor body; a drift region adjoining each of the second trenches; source regions separated from the drift region by a respective body region; and gate electrodes arranged in the first trenches adjacent to at least one of the body regions and dielectrically insulated from the at least one of the body regions by a gate dielectric. Each of the second trenches is configured to induce a strain in regions of the drift region adjoining the respective second trench.Type: ApplicationFiled: September 9, 2024Publication date: March 20, 2025Inventors: Thomas Martin Feil, Sylvain Leomant, Maximilian Rösch
-
Patent number: 12159933Abstract: A semiconductor device is described. The semiconductor device includes: a semiconductor substrate having a first main surface; a plurality of gate trenches extending from the first main surface into the semiconductor substrate; a semiconductor mesa between adjacent gate trenches; a first interlayer dielectric on the first main surface; a plurality of first metal contacts extending through the first interlayer dielectric and contacting gate electrodes disposed in the gate trenches; a plurality of second metal contacts extending through the first interlayer dielectric and contacting the semiconductor mesas; and an air gap or a dielectric material having a lower dielectric constant than the first interlayer dielectric between adjacent first and second metal contacts. Methods of producing the semiconductor device are also described.Type: GrantFiled: August 22, 2023Date of Patent: December 3, 2024Assignee: Infineon Technologies Austria AGInventors: Anita Brazzale, Robert Haase, Sylvain Leomant, Harsh Naik
-
Patent number: 11908904Abstract: A semiconductor device includes: a semiconductor substrate having opposing first and second main surfaces; a plurality of transistor cells each including a source region, a drift zone, a body region separating the source region from the drift zone, a field plate trench extending into the drift zone and including a field plate, and a planar gate on the first main surface and configured to control current through a channel of the body region; a drain region at the second main surface; and a diffusion barrier structure including alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si. The diffusion barrier structure may be interposed between body regions of adjacent transistor cells and/or extend along the channel of each transistor cell and/or vertically extend in the semiconductor substrate between adjacent field plate trenches.Type: GrantFiled: August 12, 2021Date of Patent: February 20, 2024Assignee: Infineon Technologies Austria AGInventors: Sylvain Leomant, Thomas Feil, Yulia Polak, Maximilian Roesch
-
Publication number: 20230395711Abstract: A semiconductor device is described. The semiconductor device includes: a semiconductor substrate having a first main surface; a plurality of gate trenches extending from the first main surface into the semiconductor substrate; a semiconductor mesa between adjacent gate trenches; a first interlayer dielectric on the first main surface; a plurality of first metal contacts extending through the first interlayer dielectric and contacting gate electrodes disposed in the gate trenches; a plurality of second metal contacts extending through the first interlayer dielectric and contacting the semiconductor mesas; and an air gap or a dielectric material having a lower dielectric constant than the first interlayer dielectric between adjacent first and second metal contacts. Methods of producing the semiconductor device are also described.Type: ApplicationFiled: August 22, 2023Publication date: December 7, 2023Inventors: Anita Brazzale, Robert Haase, Sylvain Leomant, Harsh Naik
-
Patent number: 11777026Abstract: A semiconductor device is described. The semiconductor device includes: a Si substrate having a first main surface; a plurality of gate trenches extending from the first main surface into the Si substrate; a semiconductor mesa between adjacent gate trenches; a first interlayer dielectric on the first main surface; a plurality of first metal contacts extending through the first interlayer dielectric and contacting gate electrodes disposed in the gate trenches; a plurality of second metal contacts extending through the first interlayer dielectric and contacting the semiconductor mesas; and an air gap or a dielectric material having a lower dielectric constant than the first interlayer dielectric between adjacent first and second metal contacts. Methods of producing the semiconductor device are also described.Type: GrantFiled: June 21, 2021Date of Patent: October 3, 2023Assignee: Infineon Technologies Austria AGInventors: Anita Brazzale, Robert Haase, Sylvain Leomant, Harsh Naik
-
Patent number: 11682704Abstract: A method includes: forming a trench in a first major surface of a semiconductor substrate, the trench having a base and a side wall extending from the base to the first major surface; forming a first insulating layer on the trench base and side wall; forming a sacrificial layer on the first insulating layer on the trench side wall; forming a second insulation layer on the sacrificial layer; inserting conductive material into the trench that at least partially covers the second insulation layer; selectively removing portions of the second insulation layer uncovered by the conductive material; selectively removing the sacrificial layer to form a recess that is positioned adjacent the conductive material in the trench and that is bounded by the first insulation layer and the second insulating layer; and forming a third insulating layer in the trench that caps the recess to form an enclosed cavity in the trench.Type: GrantFiled: April 6, 2022Date of Patent: June 20, 2023Assignee: Infineon Technologies Austria AGInventors: Sylvain Leomant, Georg Ehrentraut, Maximilian Roesch
-
Publication number: 20230097353Abstract: A method of processing a wafer is disclosed. In one example, the method comprises providing the wafer with a separation frame separating neighboured electronic components, forming separation trenches in the separation frame and at least partially lining sidewalls of the separation trenches with a sidewall lining for partially filling the separation trenches while maintaining a void volume therein. An exterior opening of the separation trenches is closed by a closing structure.Type: ApplicationFiled: September 16, 2022Publication date: March 30, 2023Applicant: Infineon Technologies AGInventors: Oliver BLANK, Tobias POLSTER, Sylvain LEOMANT
-
Publication number: 20230047420Abstract: A semiconductor device includes: a semiconductor substrate having opposing first and second main surfaces; a plurality of transistor cells each including a source region, a drift zone, a body region separating the source region from the drift zone, a field plate trench extending into the drift zone and including a field plate, and a planar gate on the first main surface and configured to control current through a channel of the body region; a drain region at the second main surface; and a diffusion barrier structure including alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si. The diffusion barrier structure may be interposed between body regions of adjacent transistor cells and/or extend along the channel of each transistor cell and/or vertically extend in the semiconductor substrate between adjacent field plate trenches.Type: ApplicationFiled: August 12, 2021Publication date: February 16, 2023Inventors: Sylvain Leomant, Thomas Feil, Yulia Polak, Maximilian Roesch
-
Patent number: 11581369Abstract: The application relates to a semiconductor switch element, including: a first vertical transistor device formed in a substrate and having a source region formed on a first side of the substrate and a drain region formed on a second side of the substrate vertically opposite to the first side; a second vertical transistor device formed laterally aside the first vertical transistor device in the same substrate and having a source region formed on the first side of the substrate and a drain region formed on the second side of the substrate; a conductive element arranged on the second side of the substrate and electrically connecting the drain regions of the vertical transistor devices; and a trench extending vertically into the substrate at the second side of the substrate, wherein at least a part of the conductive element is arranged in the trench.Type: GrantFiled: December 10, 2020Date of Patent: February 14, 2023Assignee: Infineon Technologies Austria AGInventors: Sylvain Leomant, Gerhard Noebauer, Thomas Oszinda, Christian Gruber, Sergey Ananiev
-
Patent number: 11545545Abstract: A semiconductor device includes a source region and a drain region of a first conductivity type, a body region of a second conductivity type between the source region and the drain region, a gate configured to control current through a channel of the body region, a drift zone of the first conductivity type between the body region and the drain region, a superjunction structure formed by a plurality of regions of the second conductivity type laterally spaced apart from one another by intervening regions of the drift zone, and a diffusion barrier structure disposed along sidewalls of the regions of the second conductivity type of the superjunction structure. The diffusion barrier structure includes alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si.Type: GrantFiled: July 16, 2020Date of Patent: January 3, 2023Assignee: Infineon Technologies Austria AGInventors: Martin Poelzl, Robert Haase, Sylvain Leomant, Maximilian Roesch, Ravi Keshav Joshi, Andreas Meiser, Xiaoqiu Huang, Ling Ma
-
Publication number: 20220406930Abstract: A semiconductor device is described. The semiconductor device includes: a Si substrate having a first main surface; a plurality of gate trenches extending from the first main surface into the Si substrate; a semiconductor mesa between adjacent gate trenches; a first interlayer dielectric on the first main surface; a plurality of first metal contacts extending through the first interlayer dielectric and contacting gate electrodes disposed in the gate trenches; a plurality of second metal contacts extending through the first interlayer dielectric and contacting the semiconductor mesas; and an air gap or a dielectric material having a lower dielectric constant than the first interlayer dielectric between adjacent first and second metal contacts. Methods of producing the semiconductor device are also described.Type: ApplicationFiled: June 21, 2021Publication date: December 22, 2022Inventors: Anita Brazzale, Robert Haase, Sylvain Leomant, Harsh Naik
-
Publication number: 20220231136Abstract: A method includes: forming a trench in a first major surface of a semiconductor substrate, the trench having a base and a side wall extending from the base to the first major surface; forming a first insulating layer on the trench base and side wall; forming a sacrificial layer on the first insulating layer on the trench side wall; forming a second insulation layer on the sacrificial layer; inserting conductive material into the trench that at least partially covers the second insulation layer; selectively removing portions of the second insulation layer uncovered by the conductive material; selectively removing the sacrificial layer to form a recess that is positioned adjacent the conductive material in the trench and that is bounded by the first insulation layer and the second insulating layer; and forming a third insulating layer in the trench that caps the recess to form an enclosed cavity in the trench.Type: ApplicationFiled: April 6, 2022Publication date: July 21, 2022Inventors: Sylvain Leomant, Georg Ehrentraut, Maximilian Roesch
-
Patent number: 11316020Abstract: In an embodiment, a semiconductor device includes a semiconductor substrate having a first major surface, a trench extending from the first major surface into the semiconductor substrate and having a base and a side wall extending form the base to the first major surface, and a field plate arranged in the trench and an enclosed cavity in the trench. The enclosed cavity is defined by insulating material and is laterally positioned between a side wall of the field plate and the side wall of the trench.Type: GrantFiled: September 5, 2019Date of Patent: April 26, 2022Assignee: Infineon Technologies Austria AGInventors: Sylvain Leomant, Georg Ehrentraut, Maximilian Roesch
-
Publication number: 20210183948Abstract: The application relates to a semiconductor switch element, including: a first vertical transistor device formed in a substrate and having a source region formed on a first side of the substrate and a drain region formed on a second side of the substrate vertically opposite to the first side; a second vertical transistor device formed laterally aside the first vertical transistor device in the same substrate and having a source region formed on the first side of the substrate and a drain region formed on the second side of the substrate; a conductive element arranged on the second side of the substrate and electrically connecting the drain regions of the vertical transistor devices; and a trench extending vertically into the substrate at the second side of the substrate, wherein at least a part of the conductive element is arranged in the trench.Type: ApplicationFiled: December 10, 2020Publication date: June 17, 2021Inventors: Sylvain Leomant, Gerhard Noebauer, Thomas Oszinda, Christian Gruber, Sergey Ananiev
-
Patent number: 11031466Abstract: A method of manufacturing a semiconductor device includes: forming one or more device epitaxial layers over a main surface of a doped Si base substrate; forming a diffusion barrier structure including alternating layers of Si and oxygen-doped Si in an upper part of the doped Si base substrate adjacent the main surface of the doped Si base substrate, in a lower part of the one or more device epitaxial layers adjacent the main surface of the doped Si base substrate, or in one or more additional epitaxial layers disposed between the main surface of the doped Si base substrate and the one or more device epitaxial layers; and forming a gate above the diffusion barrier structure.Type: GrantFiled: June 9, 2020Date of Patent: June 8, 2021Assignees: Infineon Technologies Austria AG, Infineon Technologies Americas Corp.Inventors: Martin Poelzl, Robert Haase, Maximilian Roesch, Sylvain Leomant, Andreas Meiser, Bernhard Goller, Ravi Keshav Joshi
-
Patent number: 11031479Abstract: A transistor device includes a first trench and a second trench arranged in a comb-like structure, first sections of the first and second trenches corresponding to teeth of the comb-like structure and second sections of the first and second trenches corresponding to opposing shafts of the comb-like structure. The arrangement of the first trench and the second trench forms a pattern of interdigitated fingers. Transistor cells of the transistor device are disposed between single fingers of the first and second trenches. A semiconductor mesa separates the first trench and the second trench from each other. A gate electrode in the first trench or a gate electrode in the second trench is electrically connected to a source potential instead of a gate potential to decrease a gate charge of the transistor device.Type: GrantFiled: August 8, 2019Date of Patent: June 8, 2021Assignee: Infineon Technologies Austria AGInventors: Britta Wutte, Sylvain Leomant
-
Patent number: 10868172Abstract: A semiconductor device includes: a gate trench extending into a Si substrate; a body region in the Si substrate, the body region including a vertical channel region adjacent a sidewall of the gate trench; a source region in the Si substrate above the body region; a contact trench extending into the Si substrate and separated from the gate trench by a portion of the source region and by a portion of the body region; an electrically conductive material in the contact trench; and a diffusion barrier structure interposed between a sidewall of the contact trench and the vertical channel region, the diffusion barrier structure including alternating layers of Si and oxygen-doped Si and configured to increase carrier mobility within the vertical channel region. Corresponding methods of manufacture are also described.Type: GrantFiled: December 18, 2019Date of Patent: December 15, 2020Assignee: Infineon Technologies Austria AGInventors: Oliver Blank, Thomas Feil, Maximilian Roesch, Martin Poelzl, Robert Haase, Sylvain Leomant, Bernhard Goller, Andreas Meiser
-
Patent number: 10861966Abstract: A semiconductor device includes: a gate trench extending into a Si substrate; a body region in the Si substrate adjacent the gate trench; a source region in the Si substrate above the body region; a diffusion barrier structure adjacent a sidewall of the gate trench, the diffusion barrier structure including alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si; and a channel region formed in the Si capping layer and which vertically extends along the sidewall of the gate trench. Corresponding methods of manufacture are also described.Type: GrantFiled: December 18, 2019Date of Patent: December 8, 2020Assignee: Infineon Technologies Austria AGInventors: Thomas Feil, Robert Haase, Martin Poelzl, Maximilian Roesch, Sylvain Leomant, Bernhard Goller, Ravi Keshav Joshi
-
Publication number: 20200350401Abstract: A semiconductor device includes a source region and a drain region of a first conductivity type, a body region of a second conductivity type between the source region and the drain region, a gate configured to control current through a channel of the body region, a drift zone of the first conductivity type between the body region and the drain region, a superjunction structure formed by a plurality of regions of the second conductivity type laterally spaced apart from one another by intervening regions of the drift zone, and a diffusion barrier structure disposed along sidewalls of the regions of the second conductivity type of the superjunction structure. The diffusion barrier structure includes alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si.Type: ApplicationFiled: July 16, 2020Publication date: November 5, 2020Inventors: Martin Poelzl, Robert Haase, Sylvain Leomant, Maximilian Roesch, Ravi Keshav Joshi, Andreas Meiser, Xiaoqiu Huang, Ling Ma
-
Patent number: 10790353Abstract: A semiconductor device includes a source region and a drain region of a first conductivity type, a body region of a second conductivity type between the source region and the drain region, a gate configured to control current through a channel of the body region, a drift zone of the first conductivity type between the body region and the drain region, a superjunction structure formed by a plurality of regions of the second conductivity type laterally spaced apart from one another by intervening regions of the drift zone, and a diffusion barrier structure disposed along sidewalls of the regions of the second conductivity type of the superjunction structure. The diffusion barrier structure includes alternating layers of Si and oxygen-doped Si and a Si capping layer on the alternating layers of Si and oxygen-doped Si.Type: GrantFiled: November 9, 2018Date of Patent: September 29, 2020Assignee: Infineon Technologies Austria AGInventors: Martin Poelzl, Robert Haase, Sylvain Leomant, Maximilian Roesch, Ravi Keshav Joshi, Andreas Meiser, Xiaoqiu Huang, Ling Ma