Patents by Inventor Ta-Kang Chu

Ta-Kang Chu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150194314
    Abstract: A method of fabricating a semiconductor device is provided. A substrate having a first region and a second region is provided. A plurality of stacked gate structures are formed on the substrate of the first region. Each stacked gate structure includes a tunneling dielectric layer, a charge storage layer, an inter-gate dielectric layer, and a control gate. A gap exists between two adjacent stacked gate structures. At least one gate structure is formed on the substrate of the second region. A liner layer is conformally formed on the substrate. A dielectric layer covering the liner layer is formed in the second region. A metal silicide layer is formed on the top portion of the gate structure and on the substrate on both sides of the gate structure. A contact process is performed to form a plurality of contacts connected to the metal silicide layer.
    Type: Application
    Filed: May 15, 2014
    Publication date: July 9, 2015
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Ta-Kang Chu, Hung-Chi Chen, Cheng-Ming Yih
  • Publication number: 20140264726
    Abstract: A semiconductor device is provided having reduced corner thinning in a shallow trench isolation (STI) structure of the periphery region. The semiconductor device may be substantially free of any corner thinning at a corner of a STI structure of the periphery region. Methods of manufacturing such a semiconductor device are also provided.
    Type: Application
    Filed: June 18, 2013
    Publication date: September 18, 2014
    Inventors: Yao-Fu Chan, Ta-Kang Chu, Pi-Shan Tseng
  • Patent number: 8508993
    Abstract: Various discussed approaches improve the over erase issue and the coupling effect, and include (A) multilevel contacts between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line; (B) a sufficient separation distance between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line. These are examples of electrically isolating (i) the first outer selected word line of an erase group, from (ii) the first unselected word line outside the ease group neighboring the first outer selected word line.
    Type: Grant
    Filed: August 6, 2012
    Date of Patent: August 13, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi-Fan Chang, Su-chueh Lo, Cheng-Ming Yi, Ta Kang Chu, Chu Ching Wu, Kuo Yu Liao, Ken Hui Chen, Kuen Long Chang, Chun Hsiung Hung
  • Publication number: 20120300553
    Abstract: Various discussed approaches improve the over erase issue and the coupling effect, and include (A) multilevel contacts between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line; (B) a sufficient separation distance between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line. These are examples of electrically isolating (i) the first outer selected word line of an erase group, from (ii) the first unselected word line outside the ease group neighboring the first outer selected word line.
    Type: Application
    Filed: August 6, 2012
    Publication date: November 29, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Yi-Fan Chang, Su-chueh Lo, Cheng Ming Yih, Ta Kang Chu, Chu Ching Wu, Kuo Yu Liao, Ken Hui Chen, Kuen-Long Chang, Chun-Hsiung Hung
  • Patent number: 8259499
    Abstract: Various discussed approaches improve the over erase issue and the coupling effect, and include (A) multilevel contacts between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line; (B) a sufficient separation distance between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line. These are examples of electrically isolating (i) the first outer selected word line of an erase group, from (ii) the first unselected word line outside the ease group neighboring the first outer selected word line.
    Type: Grant
    Filed: June 29, 2010
    Date of Patent: September 4, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Yi-Fan Chang, Su-chueh Lo, Cheng Ming Yih, Ta Kang Chu, Chu Ching Wu, Kuo Yu Liao, Ken Hui Chen, Kuen-Long Chang, Chun-Hsiung Hung
  • Publication number: 20110317493
    Abstract: Various discussed approaches improve the over erase issue and the coupling effect, and include (A) multilevel contacts between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line; (B) a sufficient separation distance between (i) the first outer selected word line of an erase group, and (ii) the first unselected word line outside the ease group neighboring the first outer selected word line. These are examples of electrically isolating (i) the first outer selected word line of an erase group, from (ii) the first unselected word line outside the ease group neighboring the first outer selected word line.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 29, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: Yi-Fan Chang, Su-chueh Lo, Cheng Ming Yih, Ta Kang Chu, Chu Ching Wu, Kuo Yu Liao, Ken Hui Chen, Kuen-Long Chang, Chun-Hsiung Hung
  • Patent number: 8017480
    Abstract: A method for fabricating a floating gate memory device comprises using thin buried diffusion regions with increased encroachment by a buried diffusion oxide layer into the buried diffusion layer and underneath the tunnel oxide under the floating gate. Further, the floating gate polysilicon layer has a larger height than the buried diffusion height. The increased step height of the gate polysilicon layer to the buried diffusion layer, and the increased encroachment of the buried diffusion oxide, can produce a higher GCR, while still allowing decreased cell size using a virtual ground array design.
    Type: Grant
    Filed: June 13, 2006
    Date of Patent: September 13, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Chen-Chin Liu, Chun-Pei Wu, Ta-Kang Chu, Yao-Fu Chan
  • Patent number: 7663184
    Abstract: A memory and a method of fabricating the same are provided. The memory is disposed on a substrate in which a plurality of trenches is arranged in parallel. The memory includes a gate structure and a doped region. The gate structure is disposed between the trenches. The doped region is disposed at one side of the gate structure, in the substrate between the trenches and in the sidewalls and bottoms of the trenches. The top surface of the doped region in the substrate between the trenches is lower than the surface of the substrate under the gate structure by a distance, and the distance is greater than 300 ?.
    Type: Grant
    Filed: July 31, 2008
    Date of Patent: February 16, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Yao-Fu Chan, Ta-Kang Chu, Jung-Chuan Ting, Cheng-Ming Yih
  • Publication number: 20100025750
    Abstract: A memory and a method of fabricating the same are provided. The memory is disposed on a substrate in which a plurality of trenches is arranged in parallel. The memory includes a gate structure and a doped region. The gate structure is disposed between the trenches. The doped region is disposed at one side of the gate structure, in the substrate between the trenches and in the sidewalls and bottoms of the trenches. The top surface of the doped region in the substrate between the trenches is lower than the surface of the substrate under the gate structure by a distance, and the distance is greater than 300 ?.
    Type: Application
    Filed: July 31, 2008
    Publication date: February 4, 2010
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Yao-Fu Chan, Ta-Kang Chu, Jung-Chuan Ting, Cheng-Ming Yih
  • Publication number: 20070284644
    Abstract: A method for fabricating a floating gate memory device comprises using thin buried diffusion regions with increased encroachment by a buried diffusion oxide layer into the buried diffusion layer and underneath the tunnel oxide under the floating gate. Further, the floating gate polysilicon layer has a eight than the buried diffusion height. The increased step height of the gate polysilicon layer to the buried diffusion layer, and the increased encroachment of the buried diffusion oxide, can produce a higher GCR, while still allowing decreased cell size using a virtual ground array design.
    Type: Application
    Filed: June 13, 2006
    Publication date: December 13, 2007
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chen-Chin Liu, Chun-Pei Wu, Ta-Kang Chu, Yao-Fu Chan