Patents by Inventor Ta-Ming Wu

Ta-Ming Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4512018
    Abstract: A new and improved shifter circuit for multiplexing bytes of data into various orders on a finite size bus is disclosed. The improved shifter circuit includes an array of barrel shifter circuits arranged into N groups of M shifter circuits per group wherein each shifter circuit has P data input terminals and P output terminals. The letters N, M and P represent integers. Each of the P output terminals of each of the M shifter circuits in a group are coupled to one another, respectively, so as to form N.times.P output terminals of the array.
    Type: Grant
    Filed: March 8, 1983
    Date of Patent: April 16, 1985
    Assignee: Burroughs Corporation
    Inventors: Andrew E. Phelps, Allen Ta-Ming Wu
  • Patent number: 4441037
    Abstract: This disclosure relates to a variable pulsewidth gated clock generator which is able to provide output clock signals with the same rise rate as an external driving clock with the output signal being varied in duration according to logic conditions within the integrated circuit. The circuit of the present invention as disclosed includes a latch which is set by the first phase of a two-phase clock to set the internal logic of the circuit to generate a large output signal during the second phase of the two-phase clock.
    Type: Grant
    Filed: December 22, 1980
    Date of Patent: April 3, 1984
    Assignee: Burroughs Corporation
    Inventors: Gregory E. Gaertner, Ta-Ming Wu
  • Patent number: 4435658
    Abstract: This disclosure relates to circuitry which includes a low threshold detector and a high threshold detector in the form of inverters the respective output signals of which are combined in such a manner that the output signal of the circuitry is a function of the input signal rising above a low threshold and remaining in an on condition until the input signal has risen above a high threshold and then declined below it. In addition, the circuitry includes a circuit memory element in which is stored the last stable state of the circuitry so that if noise or transients should occur on the input line, the circuitry can return to that stable state. This circuit enables the rapid detection of a memory readout even though the signals on the memory sense lines have relatively slow rise and fall times due to the capacitances on those lines which in turn are due to the large number of memory cells involved. Furthermore, the disclosed invention can be employed in any system in which switching speed is of importance.
    Type: Grant
    Filed: February 17, 1981
    Date of Patent: March 6, 1984
    Assignee: Burroughs Corporation
    Inventors: Lance R. Murray, Ta-Ming Wu
  • Patent number: 4390780
    Abstract: This disclosure relates to a timing circuit for a digital display, which circuit includes a series of counters, each having four stages such that each counter will drive the next stage only when it has progressed from zero to seven. By reading out the state of each stage of the respective counters, selected counts can be decoded from only two of the respective stage readouts.
    Type: Grant
    Filed: November 10, 1980
    Date of Patent: June 28, 1983
    Assignee: Burroughs Corporation
    Inventors: Ta-Ming Wu, Gregory E. Gaertner